# Rockchip RK806S Datasheet

Revision 1.5 July 2024

# **Revision History**

| Date       | Revision | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2024-07-16 | 1.5      | <ol> <li>Modify the description of the Power Sequence for<br/>RK806S-5, the PLDO5 for Master was moved to the fifth.</li> <li>Modify the Register Description of DVS_CTRL_SEL2,<br/>DVS_CTRL_SEL3, DVS_CTRL_SEL4, ON_SOURCE.</li> <li>Modify description of the Vfbn for DC Characteristics into<br/>VBUCKn.</li> <li>Modify the Register Description of DVS_CTRL_SEL2,<br/>DVS_CTRL_SEL3, DVS_CTRL_SEL4</li> <li>Modify the Register Description of XX_VSEL_CTR_SEL</li> <li>Modify description of the LOGIC INPUT for<br/>Recommended Operating Conditions</li> </ol>                                                                                               |
| 2024-01-30 | 1.4      | <ol> <li>Modify the description of the Dimension</li> <li>Add the Power Sequence Description for RK806S-5</li> <li>Modify the RK806S-2 Power Sequence Description for RESETB</li> <li>Modify the description of the Power Sequence for external divided resistor channel</li> </ol>                                                                                                                                                                                                                                                                                                                                                                                   |
| 2023-10-19 | 1.3      | <ol> <li>Modify description of the DC Characteristics for NLDO and PLDO</li> <li>Modify description of the Register Description E8&lt;3&gt; and EA&lt;5:3&gt;</li> <li>Update the Absolute Maximum Ratings description of the SWx</li> <li>Update Address description of the Register Description</li> <li>Modify description of the Register Description E8&lt;3&gt; and EA&lt;5:3&gt;</li> <li>Update the MSL Information and Lead Finish/Pin Material Information</li> <li>Update the information of the DC Characteristics</li> <li>Modify description of the RESETB for Power on description</li> <li>Update the information of the package dimension</li> </ol> |
| 2022-10-08 | 1.2      | <ol> <li>Modify description of the Register Description</li> <li>Modify the description of the dimension</li> <li>Update the marking information</li> <li>Modify NLDO and PLDO voltage range description of the DC Characteristics</li> <li>Modify the Read and write waveforms of the SPI</li> <li>Add the restrictions of the PWRCTRLn_FUN</li> <li>Modify description of the Register Description</li> <li>Modify description of the DC Characteristics for BUCK9</li> </ol>                                                                                                                                                                                       |
| 2022-03-22 | 1.1      | <ol> <li>Modify description of the Register Description</li> <li>Modify description of the SPI communication</li> <li>Modify block diagram and typical application diagram;</li> <li>Modify BUCKx inductor current threshold information.</li> <li>Modify Package Thermal Characteristics description</li> <li>Modify description of the BUCK1</li> </ol>                                                                                                                                                                                                                                                                                                             |
| 2021-10-20 | 1.0      | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

# **Table of Content**

|                | nt                                   |     |
|----------------|--------------------------------------|-----|
| Table Index    |                                      | 5   |
| Warranty Discl | aimer                                | 6   |
| Chapter 1      | Introduction                         | 7   |
| 1.1            | Overview                             |     |
| 1.2            | Feature                              | _   |
| 1.3            | Block Diagram                        |     |
| 1.4            | Typical Application Diagrams         | 10  |
| Chapter 2      | Package information                  | 12  |
| 2.1            | Ordering Information                 | 12  |
| 2.2            | TOP Marking                          |     |
| 2.3            | MSL Information                      |     |
| 2.4            | Lead Finish/Pin Material Information |     |
| 2.5            | Dimension                            | 13  |
| 2.6            | Pin Assignment                       |     |
| 2.7            | Pinout Number Order                  | 14  |
| Chapter 3      | Electrical Characteristics           |     |
| 3.1            | Absolute Maximum Ratings             |     |
| 3.2            | Recommended Operating Conditions     | 17  |
| 3.3            | DC Characteristics                   | 18  |
| Chapter 4      | Function Description                 | 25  |
| 4.1            | Top State Machine                    | 25  |
| 4.2            | Power Channels                       | 36  |
| Chapter 5      | Register Description                 |     |
| 5.1            | Register Summary                     | 41  |
| 5.2            | Register Description                 | 44  |
| Chapter 6      | Thermal Management                   |     |
| 6.1            | Overview                             | 114 |
| 6.2            | Package Thermal Characteristics      |     |

# **Figure Index**

| Fig. | 1-1 RK806S Functional Block Diagram                                 | 9    |
|------|---------------------------------------------------------------------|------|
| Fig. | 1-2 RK806S Typical Application Diagram                              | . 11 |
| Fig. | 1-3 Two RK806S Typical Application Diagram (I2C communication mode) | . 11 |
|      | 1-4 Two RK806S Typical Application Diagram (SPI communication mode) |      |
| Fig. | 2-1 QFN687mm X 7mm                                                  | . 13 |
| Fig. | 2-2 Pin Assignment QFN7x7-68(Pitch=0.35mm)                          | . 14 |
| Fig. | 4-1 State Machine                                                   | . 25 |
|      | 4-2 Press "PWRON" key to turn on the PMIC                           |      |
| Fig. | 4-3 VDC high level to turn on the PMIC                              | . 26 |
| Fig. | 4-4 Long press "PWRON" key to turn off the PMIC                     | . 26 |
|      |                                                                     | . 28 |
|      | 4-6 BUCK1 load transient rising edge                                |      |
|      | 4-7 BUCK1 load transient falling edge                               |      |
|      | 4-8 BUCK1 efficiency curve when different input voltage             |      |
| Fig. | 4-9 BUCK2 efficiency curve when different input voltage             | . 37 |
| Fig. | 4-10 BUCK3 efficiency curve when different input voltage            | . 37 |
|      | 4-11 BUCK4 efficiency curve when different input voltage            |      |
|      | 4-12 BUCK5 efficiency curve when different input voltage            |      |
|      | 4-13 BUCK6 efficiency curve when different input voltage            |      |
|      | 4-14 BUCK7 efficiency curve when different input voltage            |      |
| _    | 4-15 BUCK8 efficiency curve when different input voltage            |      |
| _    | 4-16 BUCK9 efficiency curve when different input voltage            |      |
| Fia  | 4-17 BUCK10 efficiency curve when different input voltage           | 40   |

# **Table Index**

| Table 4-1 RK806S-1 Power up/down sequence (Short press PWRON key time i | s 20ms.)29 |
|-------------------------------------------------------------------------|------------|
| Table 4-2 RK806S-2 Power up/down sequence (Short press PWRON key time i | s 20ms.)30 |
| Table 4-3 RK806S-5 Power up/down sequence (Short press PWRON key time i | s 20ms.)31 |
| Table 6-1 Thermal Resistance Characteristics                            | 114        |
| Table 6-2 SnPb Eutectic Process-Classification Temperatures (TC)        | 114        |
| Table 6-3 Pb-Free Process-Classification Temperatures (TC)              | 114        |
| Table 6-4 Classification Reflow Profiles                                | 115        |

## **Warranty Disclaimer**

Copyright © 2024 Rockchip Electronics Co., Ltd. All rights reserved.

No part of this document may be reproduced, transmitted or used in any form or by any means without the written prior consent of Rockchip Electronics Co., Ltd.

#### **Trademark**

Rockchip is a registered trademark of Rockchip Electronics Co., Ltd. in the People's Republic of China and other countries/areas. Other brands, product names mentioned in this document are the property of their respective owners.

#### **Disclaimer**

Rockchip Electronics Co., Ltd. ("Rockchip") may make changes to any information in this document at any time without any prior notice.

Information in this document is provided just as a reference or typical applications. All or part of product features described in this document may not be within the purchase scope or the usage scope, and may be subject to the third party licensing requirements. All statements, information in this document is provided "AS IS" without warranties of any kind, either express or implied. Actual performance of Rockchip products may vary in different applications. Third party licenses maybe required to use some features supported by Rockchip products. Customers shall be solely and exclusively responsible to obtain all appropriately required third party licenses prior to its such use. Should customers use the features supported by Rockchip products without any required third party license, customers shall indemnify and hold Rockchip and its subsidiaries, affiliates as well as distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of any claim associated with such unauthorized use. Rockchip products are not intended for use in military, airplane, medical devices, lifesaving or life sustaining applications ("Unintended Uses"). Customers shall take any and all actions to ensure using Rockchip products in a lawful manner and shall be liable for Unintended Uses.

## **Chapter 1 Introduction**

#### 1.1 Overview

The RK806S is a complex power-management integrated circuit (PMIC). The RK806S can provide a complete power management solution with very few external components.

The RK806S provides 10 fast load transient synchronous step-down converters. The device also contains 6 LDO regulators, 5 NMOS LDO regulators for high efficiency. Power-up/power-down controller is configurable and can support any customized power-up/power-down sequences (OTP based).

The RK806S integrates 10 channels step-down DC-DC converters. All of them adopt ripple base control to achieve very fast load transient response. Meanwhile, all of them can dynamically adjust the output voltage, as required by the processor based on the processor's operation status so as to maximize the system efficiency. The output voltages of most channels can be configured through the I2C or SPI interface. The inputs of all channels have soft start function, which greatly reduces the inrush current at the startup. 2MHz switching frequency and good control method decrease the external inductance and capacitance.

The RK806S integrates 6 channels LDO regulators. The inputs of all LDO regulators could be decrease to 2V for high convert efficiency. Meanwhile 5 channels NMOS LDO regulators are integrated. The output voltages of all LDO regulators can be configured through the I2C or SPI interface.

Two RK806S could work together that one of them is master, another is slave. The power-up/power-down sequences could be synchronization.

The RK806S is available in a QFN68 7.0 mm x 7.0 mm package, with a 0.35-mm pin pitch.

#### 1.2 Feature

- Input range: 2.7V 5.5V
- Low standby current of 10uA
- Power channels:
  - ◆ BUCK1: 0.5V~3.4V, 6.5A max, very fast transient response
  - ♦ BUCK2/3/4: 0.5V~3.4V, 5A max, very fast transient response
  - ♦ BUCK5/6/7/8/9/10: 0.5V~3.4V, 3A max, very fast transient response
  - ◆ NLDO1/2/5: 0.5V~3.4V, 300mA max
  - ◆ NLDO3/4: 0.5V~3.4V, 500mA max
  - ◆ PLDO1/4: 0.5V~3.4V, 500mA max
  - ◆ PLDO2/3/5: 0.5V~3.4V, 300mA max
  - ◆ VCCIO: 0.5V~3.4V, 300mA max
- OTP Programmable power up/down sequences and voltage
- Support dual PMIC cooperation
- Support I2C and SPI two communication modes
- Package:7mmx7mm QFN68

## 1.3 Block Diagram



Fig. 1-1 RK806S Functional Block Diagram

RK806S Datasheet Rev 1.5

## 1.4 Typical Application Diagrams





Fig. 1-3 Two RK806S Typical Application Diagram (I2C communication mode)



Fig. 1-4 Two RK806S Typical Application Diagram (SPI communication mode)

## **Chapter 2 Package information**

## 2.1 Ordering Information

| Orderable<br>Device | RoHS<br>status | Package Package Detail |                                      |  |  |
|---------------------|----------------|------------------------|--------------------------------------|--|--|
| RK806S-1            | RoHS           | QFN68 (7X7)            | 2000 pcs/ tape, 5 tapes/box, by reel |  |  |
| RK806S-2            | RoHS           | QFN68 (7X7)            | 2000 pcs/ tape, 5 tapes/box, by reel |  |  |
| RK806S-5            | RoHS           | QFN68 (7X7)            | 2000 pcs/ tape, 5 tapes/box, by reel |  |  |

## 2.2 Top Marking







#### 2.3 MSL Information

Moisture sensitivity Level: MSL3

## 2.4 Lead Finish/Pin Material Information

Lead Finish/Pin Material: Sn

#### 2.5 Dimension



Fig. 2-1 QFN687mm X 7mm

| SYMBOL  |      | MILLIMETER |      |
|---------|------|------------|------|
| STWIDOL | MIN  | NOM        | MAX  |
| Α       | 0.80 | 0.85       | 0.90 |
| A1      | -    | 0.02       | 0.05 |
| b       | 0.10 | 0.15       | 0.20 |

| b1  |      | 0.08 <sub>REF</sub> |      |  |  |  |
|-----|------|---------------------|------|--|--|--|
| С   | 0.18 | 0.20                | 0.25 |  |  |  |
| D   | 6.90 | 7.00                | 7.10 |  |  |  |
| D2  | 5.39 | 5.49                | 5.59 |  |  |  |
| е   |      | 0.35BSC             |      |  |  |  |
| Nd  |      | 5.60BSC             |      |  |  |  |
| Е   | 6.90 | 7.00                | 7.10 |  |  |  |
| E2  | 5.39 | 5.49                | 5.59 |  |  |  |
| Ne  |      | 5.60BSC             |      |  |  |  |
| L   | 0.35 | 0.40                | 0.45 |  |  |  |
| L1  |      | 0.10 <sub>REF</sub> |      |  |  |  |
| L2  | 0.30 | 0.40                | 0.50 |  |  |  |
| k   | 0.20 | ı                   | -    |  |  |  |
| h   | 0.30 | 0.35                | 0.40 |  |  |  |
| aaa |      | 0.07                |      |  |  |  |
| bbb |      | 0.08                |      |  |  |  |
| CCC |      | 0.10                |      |  |  |  |
| ddd |      | 0.10                |      |  |  |  |
| eee | 0.10 |                     |      |  |  |  |
| fff |      | 0.05                |      |  |  |  |

#### Note:

- 1. Coplanarity applies to leads, corner leads and die attach pad.
- 2. Dimension b applies to metalized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. If the terminal has the optional radius on the other end of the terminal, the dimension b should not be measure in that radius area.

## 2.6 Pin Assignment



Fig. 2-2 Pin Assignment QFN7x7-68(Pitch=0.35mm)

#### 2.7 Pinout Number Order

| PIN NO | PIN NAME          | PIN DESCRIPTION                                                                                                                                    | I/<br>O |
|--------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 1      | VCC9              | Power supply of buck9.                                                                                                                             | I       |
| 2      | SYNC              | Master and slave synchronization signal.                                                                                                           | I/O     |
| 3      | SYNC_CLK          | 32k synchronization clk.                                                                                                                           | I/O     |
| 4      | PWRON             | Power on key. The internal pull-up resistance is about 45K                                                                                         | I       |
|        |                   | to VCCA.                                                                                                                                           |         |
| 5      | VOUT8             | Output feedback voltage of buck8.                                                                                                                  | I       |
| 6      | SW8               | Switching node of buck8.                                                                                                                           | 0       |
| 7      | VCC8              | Power supply of buck8.                                                                                                                             | I       |
| 8      | NLDO5             | NMOS LDO5 output.                                                                                                                                  | 0       |
| 9      | VCC14             | Power supply of NLDO4/5.                                                                                                                           | Ι       |
| 10     | NLDO4             | NMOS LDO4 output.                                                                                                                                  | 0       |
| 11     | NLDO3             | NMOS LDO3 output.                                                                                                                                  | 0       |
| 12     | NLDO2             | NMOS LDO2 output.                                                                                                                                  | 0       |
| 13     | VCC13             | Power supply of NLDO1/2/3.                                                                                                                         | Ι       |
| 14     | NLDO1             | NMOS LDO1 output.                                                                                                                                  | 0       |
| 15     | MOSI/SDA          | SPI MOSI. I2C SDA.                                                                                                                                 | I/O     |
| 16     | MISO/<br>PWRCRTL3 | SPI MISO. PWRCRTL3 control.                                                                                                                        | I/O     |
| 17     | CLK/SCL           | SPI CLK. I2C SCL.                                                                                                                                  | Ι       |
| 18     | CS                | Select SPI/I2C mode when powering on. (I2C mode when connecting to VCCA, SPI mode when not connecting to VCCA). In SPI mode, use for CS pin of SPI | I       |
| 19     | INT               | Interrupt.                                                                                                                                         | 0       |
| 20     | VCCIO             | Output for I2C/SPI.                                                                                                                                | 0       |
| 21     | VCCA              | Analog power supply. Power supply of PLDO6/RESETB/INT and system logic.                                                                            | I       |
| 22     | VCC4              | Power supply of buck4.                                                                                                                             | I       |
| 23     | SW4               | Switching node of buck4.                                                                                                                           | 0       |
| 24     | VOUT4             | Output feedback voltage of buck4.                                                                                                                  | I       |
| 25     | VOUT10            | Output feedback voltage of buck10.                                                                                                                 | I       |
| 26     | SW10              | Switching node of buck10.                                                                                                                          | 0       |
| 27     | VCC10             | Power supply of buck10.                                                                                                                            | I       |
| 28     | VCC6              | Power supply of buck6.                                                                                                                             | I       |
| 29     | SW6               | Switching node of buck6.                                                                                                                           | 0       |
| 30     | VOUT6             | Output feedback voltage of buck6.                                                                                                                  | I       |
| 31     | FB6               | Extended divided resistor mode feedback voltage of buck6.                                                                                          | I       |
| 32     | VDC               | VDC power on signal.                                                                                                                               | I       |
| 33     | VCC2              | Power supply of buck2.                                                                                                                             | I       |
| 34     | VCC2              | Power supply of buck2.                                                                                                                             | I       |
| 35     | SW2               | Switching node of buck2.                                                                                                                           | 0       |
| 36     | SW2               | Switching node of buck2.                                                                                                                           | 0       |
| 37     | VOUT2             | Output feedback voltage of buck2.                                                                                                                  | I       |
| 38     | FB2               | External divided resistor mode feedback voltage of buck2.                                                                                          | I       |
| 39     | EXT_EN            | Control extended DCDC enable. Master/Slave select.                                                                                                 | I/O     |
| 40     | RESETB            | Reset the AP. The equivalent capacitance of this foot to                                                                                           | I/O     |
| 70     | NESETO            | ·                                                                                                                                                  | 1,0     |
| 4.4    | VOLITZ            | GND cannot be greater than 0.3uF                                                                                                                   | T       |
| 41     | VOUT7             | Output feedback voltage of buck7.                                                                                                                  | I       |
| 42     | SW7               | Switching node of buck7.                                                                                                                           | 0       |
| 43     | VCC7              | Power supply of buck7.                                                                                                                             | I       |

| PIN NO  | PIN NAME | PIN DESCRIPTION                                           | I/<br>O |
|---------|----------|-----------------------------------------------------------|---------|
| 44      | VCC5     | Power supply of buck5.                                    | I       |
| 45      | SW5      | Switching node of buck5.                                  | 0       |
| 46      | VOUT5    | Output feedback voltage of buck5.                         | I       |
| 47      | FB5      | External divided resistor mode feedback voltage of buck5. | I       |
| 48      | FB1      | External divided resistor mode feedback voltage of buck1. | I       |
| 49      | VOUT1    | Output feedback voltage of buck1.                         | I       |
| 50      | SW1      | Switching node of buck1.                                  | 0       |
| 51      | SW1      | Switching node of buck1.                                  | 0       |
| 52      | VCC1     | Power supply of buck1.                                    | I       |
| 53      | VCC1     | Power supply of buck1.                                    | I       |
| 54      | VCC3     | Power supply of buck3.                                    | I       |
| 55      | SW3      | Switching node of buck3.                                  | 0       |
| 56      | VOUT3    | Output feedback voltage of buck3.                         | I       |
| 57      | PLDO3    | PMOS LDO3 output.                                         | 0       |
| 58      | PLDO2    | PMOS LDO2 output.                                         | 0       |
| 59      | VCC11    | Power supply of PLDO1/2/3.                                | I       |
| 60      | PLDO1    | PMOS LDO1 output.                                         | 0       |
| 61      | PWRCRTL2 | PWRCRTL2 control.                                         | I/O     |
| 62      | PWRCRTL1 | PWRCRTL1 control.                                         | I/O     |
| 63      | PLDO4    | PMOS LDO4 output.                                         | 0       |
| 64      | VCC12    | Power supply of PLDO4/5.                                  | I       |
| 65      | PLDO5    | PMOS LDO5 output.                                         | 0       |
| 66      | FB9      | External divided resistor mode feedback voltage of buck9. | I       |
| 67      | VOUT9    | Output feedback voltage of buck9.                         | I       |
| 68      | SW9      | Switching node of buck9.                                  | 0       |
| Exposed | ePAD     | Ground                                                    |         |

## **Chapter 3 Electrical Characteristics**

## 3.1 Absolute Maximum Ratings

| Parameter                                          | Min                                        | Max               | Unit |
|----------------------------------------------------|--------------------------------------------|-------------------|------|
| Voltage range all pins                             | -0.3                                       | 6.5               | V    |
| Voltage range on pins SWx                          | -0.3 ( -2V for <20ns and -3.5V for <10ns ) | 6.5(7V for <20ns) | V    |
| Storage temperature range, T <sub>S</sub>          | -40                                        | 150               | °C   |
| Operating temperature range, T <sub>J</sub>        | -40                                        | 125               | °C   |
| Maximum Soldering Temperature, T <sub>SOLDER</sub> |                                            | 300               | °C   |

#### Note:

Exposure to the conditions exceeded absolute maximum ratings may cause the permanent damages and affect the reliability and safety of both device and systems using the device. The functional operations cannot be guaranteed beyond specified values in the recommended conditions.

## **3.2 Recommended Operating Conditions**

Test conditions: VCCA=5.0V, TA=25°C for typical values, unless otherwise noted.

| Parameter                                                                        | Min  | TYP | Max | Unit |
|----------------------------------------------------------------------------------|------|-----|-----|------|
| Voltage range on pins VCCx/VCCA/SYNC/<br>SYNC_CLK/VDC/PWRON/EST_EN/CS/RESETB/INT | 2.7  | 5   | 5.5 | V    |
| Power Dissipation                                                                |      |     | 2   | W    |
| Voltage range on pin VCCIO/MOSI/MISO/<br>PWRCRTL1/ PWRCRTL2                      | 1.62 |     | 3.4 | V    |

| Parameter                                                           | Symbol                                                                                   | Note | MIN       | TYP | MAX       | Unit |  |
|---------------------------------------------------------------------|------------------------------------------------------------------------------------------|------|-----------|-----|-----------|------|--|
| I2C interface (7bits I2C a                                          | I2C interface (7bits I2C address: Master I2C address is 0x23, Slave I2C address is 0x25) |      |           |     |           |      |  |
| SCL clock frequency                                                 | $f_{SCL}$                                                                                |      |           |     | 1000      | KHz  |  |
| LOGIC INPUT                                                         |                                                                                          |      |           |     |           |      |  |
| Input LOW-Level Voltage:PWRON,SYNC,SYNS _CLK                        | $V_{\mathrm{IL}}$                                                                        |      |           |     | 0.3*VCCA  | V    |  |
| Input LOW-Level Voltage: VDC                                        | $V_{\text{IL1}}$                                                                         |      |           |     | 0.65      | V    |  |
| Input HIGH-Level Voltage:<br>MOSI,MISO,CS,PWRCRTL1/<br>2,RESETB,INT | $V_{\mathrm{IH1}}$                                                                       |      | VCCIO*0.7 |     | 0.3+VCCIO | V    |  |
| Input HIGH-Level Voltage:<br>PWRON , VCCx,VCCA,SYNC,<br>SYNC_CLK    | $V_{\mathrm{IH2}}$                                                                       |      | VCCA*0.7  |     | 0.3+VCCA  | V    |  |
| Input HIGH-Level Voltage: VDC                                       | $V_{\text{IH3}}$                                                                         |      | 0.88      |     |           | V    |  |

## 3.3 DC Characteristics

Test conditions: VCCA=5.0V,TA=25°C for typical values, unless otherwise noted.

| Parameter                                                                                         | Symbol                          | 1                                    | ote                            | MIN   | TYP    | MAX   | Unit         |
|---------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------|--------------------------------|-------|--------|-------|--------------|
| Power dissipation                                                                                 |                                 |                                      |                                |       |        |       |              |
| Shut down Current                                                                                 | Isd                             |                                      |                                |       | 10     | 12    | uA           |
| Power on current 1: All                                                                           |                                 |                                      |                                |       |        |       |              |
| bucks, LDOs power on,<br>Null load                                                                | Iq1                             |                                      |                                |       | 1.8    |       | mA           |
| Power on and sleep                                                                                |                                 |                                      |                                |       |        |       |              |
| current: All bucks,                                                                               | Talaan                          |                                      |                                |       | 0.05   |       |              |
| LDOs power on, low power mode, sleep                                                              | Isleep                          |                                      |                                |       | 0.85   |       | mA           |
| mode, Null load                                                                                   |                                 |                                      |                                |       |        |       |              |
| System Characteris                                                                                | stics                           |                                      |                                |       |        |       |              |
| VB_UV threshold, when                                                                             |                                 | 2.7V~3.4V                            | VB_UV_SEL=<br>0b000            | 2.646 | 2.7    | 2.754 | V            |
| the VCCx voltage is lower than it, The PMIC                                                       | Vuv                             | by I2C<br>programmed                 | VB_UV_SEL=<br>0b011            | 2.94  | 3.0    | 3.06  | V            |
| would be shutdown.                                                                                |                                 | . Typical is 2.7V.                   | VB_UV_SEL=<br>0b111            | 3.332 | 3.4    | 3.468 | V            |
| VB_LO threshold, when                                                                             |                                 | 2.8V~3.5V                            | VB_LO_SEL=<br>0b000            | 2.744 | 2.8    | 2.856 | V            |
| the VCCx voltage is lower than it, The PMIC                                                       | Vlo                             | by I2C<br>programmed                 | VB_LO_SEL=<br>0b100            | 3.136 | 3.2    | 3.264 | V            |
| would be shut down or interrupt happen.                                                           |                                 | . Typical is 3.2V.                   | VB_LO_SEL=<br>0b111            | 3.43  | 3.5    | 3.57  | V            |
| VB_OV threshold, when<br>the VCCx voltage is<br>higher than it, The<br>PMIC would be<br>shutdown. | Vov                             |                                      | 0,                             | 5.8   | 6.0    | 6.2   | V            |
| TSD threshold, when the temperature is                                                            |                                 | 140/160℃<br>by I2C/SPI               | TSD_TEMP=<br>0b0               | 135   | 140    | 145   | $^{\circ}$   |
| higher than it, The PMIC would be shutdown.                                                       | Tsd                             | programmed<br>. Typical is<br>160°C. | TSD_TEMP=<br>0b1               | 155   | 160    | 165   | $^{\circ}$   |
| Silucuowii.                                                                                       |                                 |                                      | HOTDIE_TEM<br>P[1:0]=0b00      | 80    | 85     | 90    | $^{\circ}$ C |
| T warning threshold, when the temperature                                                         |                                 | 85~115℃ by I2C/SPI                   | HOTDIE_TEM<br>P=0b01           | 90    | 95     | 100   | $^{\circ}$   |
| is higher than it, interrupt happen.                                                              | Twa                             | programmed<br>. Typical is<br>115℃.  | HOTDIE_TEM<br>P= 0b10          | 100   | 105    | 110   | $^{\circ}$   |
|                                                                                                   |                                 | 113 C.                               | HOTDIE_TEM<br>P= 0b11          | 110   | 115    | 120   | $^{\circ}$   |
|                                                                                                   |                                 |                                      | PWRON_LP_<br>OFF_TIME=0<br>b00 | 5.76  | 6      | 6.24  | S            |
| Long press PWRON key                                                                              | 71-                             | 6s~12s by I2C/SPI                    | PWRON_LP_<br>OFF_TIME=0<br>b01 | 7.68  | 8      | 8.32  | S            |
| time                                                                                              | Tlp programmed . Typical is 6s. | PWRON_LP_<br>OFF_TIME=0<br>b10       | 9.6                            | 10    | 10.4   | S     |              |
|                                                                                                   |                                 |                                      | PWRON_LP_<br>OFF_TIME=0<br>b11 | 11.52 | 12     | 12.48 | S            |
| The frequency of RC oscillator is 32.768 kHz                                                      | 32KHz<br>clock                  |                                      |                                | 31.45 | 32.768 | 34.08 | kHz          |

| Parameter                                      | Symbol | No                                               | ote                   | MIN  | TYP | MAX  | Unit |
|------------------------------------------------|--------|--------------------------------------------------|-----------------------|------|-----|------|------|
| Short press PWRON key time                     | Tak    | 20ms/500ms<br>by I2C/SPI<br>programmed           | PWRON_ON_<br>TIME=0b0 | 480  | 500 | 520  | ms   |
|                                                | IST    | Tst and OTP programed. Typical is 500ms. PWRON_O |                       | 19.2 | 20  | 20.8 | ms   |
| Start up sequence                              |        |                                                  |                       |      |     |      |      |
| 1mS intervals between the channels to start up |        |                                                  |                       | 0.96 | 1   | 1.04 | mS   |

Test conditions: VCCA=5.0V,TA=25°C for typical values, unless otherwise noted.

| <b>Parameter</b>                                                | Symbol     | Note                                                                                                                       | MIN   | TYP | MAX    | Unit |
|-----------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------|-------|-----|--------|------|
| BUCK1: Fast load tran                                           | sient resp | onse step-down conv                                                                                                        | erter |     | . N. C |      |
| Input supply voltage range                                      | Vcc1       |                                                                                                                            | 2.7   |     | 5.5    | V    |
| Feedback Voltage, Default                                       | VBUCK1     | Selection of external resistor divider, R1=R2=100K                                                                         | 0.99  | 1.0 | 1.01   | V    |
| Internal Feedback<br>Reference                                  | Vref_exfb  | Default disable. Enable in Register 0xFD<0>=1.                                                                             | 0.495 | 0.5 | 0.505  | V    |
| Output Voltage Accuracy @ all<br>load @ all input voltage range | Vfb1       | If internal divide mode selected: 0.5V~3.4V by I2C/SPI programmed. Typical is 0.8V.Adjust in Register 0x1A, Step=6.25mV.   | 0.792 | 0.8 | 0.808  | V    |
| Load Transient Response<br>L=0.22uH, Cout=66uF.                 | Vdrop1     | 0.65A to 6.5A, 1A/uS,<br>Vout=0.8V                                                                                         |       | 38  |        | mV   |
| Rated output current                                            | Imax1      |                                                                                                                            | 6.5   |     |        | Α    |
| Switching Frequency when CCM mode (Vin=3.8V,Vout=1.5V)          | Fsw1       | Vin-Vout>1.5V                                                                                                              | 2.07  | 2.3 | 2.53   | MHz  |
| Conversion Efficiency<br>(Vin=4.2V,Vout=0.8V)                   |            | lout=6.5A                                                                                                                  |       | 68  |        |      |
|                                                                 |            | lout=1.5A                                                                                                                  |       | 85  |        | %    |
|                                                                 |            | lout=0.65A                                                                                                                 |       | 81  |        | ,,   |
| BUCK2: Fast load tran                                           | sient resp |                                                                                                                            | erter |     |        |      |
| Input supply voltage range                                      | Vcc2       |                                                                                                                            | 2.7   |     | 5.5    | V    |
| Feedback Voltage, Default                                       | VBUCK2     | Selection of external resistor divider, R1=R2=100K                                                                         | 0.99  | 1.0 | 1.01   | V    |
| Internal Feedback<br>Reference                                  | Vref_exfb  | Default disable. Enable in Register 0xFD<1>=1.                                                                             | 0.495 | 0.5 | 0.505  | V    |
| Output Voltage Accuracy @ all<br>load @ all input voltage range | Vfb2       | If internal divide mode selected: 0.5V~3.4V by I2C /SPI programmed. Typical is 0.8V. Adjust in Register 0x1B, Step=6.25mV. | 0.792 | 0.8 | 0.808  | V    |
| Load Transient Response L=0.22uH, Cout=66uF.                    | Vdrop2     | 0.5A to 5A, 1A/uS,<br>Vout=0.8V                                                                                            |       | 30  |        | mV   |
| Rated output current                                            | Imax2      |                                                                                                                            | 5     |     |        | Α    |
| Switching Frequency when CCM mode (Vin=3.8V,Vout=1.5V)          | Fsw2       | Vin-Vout>1.5V                                                                                                              | 2.07  | 2.3 | 2.53   | MHz  |
| Conversion Efficiency                                           |            | lout=5A                                                                                                                    |       | 67  |        |      |
| (Vin=4.2V,Vout=0.8V)                                            |            | lout=1A                                                                                                                    |       | 84  |        | %    |
|                                                                 |            | lout=0.5A                                                                                                                  |       | 81  |        |      |
|                                                                 |            |                                                                                                                            |       |     | 1      | 1    |

| Parameter                                                    | Symbol      | Note                                                                                                                       | MIN   | TYP | MAX   | Unit |
|--------------------------------------------------------------|-------------|----------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------|
| Input supply voltage range                                   | Vcc3        |                                                                                                                            | 2.7   |     | 5.5   | V    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vbuck3      | 0.5V~3.4V by I2C /SPI programmed. Typical is 0.8V. Adjust in Register 0x1C, Step=6.25mV                                    | 0.792 | 0.8 | 0.808 | ٧    |
| Load Transient Response                                      |             | 0.5A to 5.0A, 1A/uS,                                                                                                       |       |     |       | .,   |
| L=0.22uH, Cout=66uF.                                         | Vdrop3      | Vout=0.8V                                                                                                                  |       | 30  |       | mV   |
| Rated output current                                         | Imax3       |                                                                                                                            | 5     |     |       | Α    |
| Switching Frequency when CCM mode (Vin=3.8V,Vout=1.5V)       | Fsw3        | Vin-Vout>1.5V                                                                                                              | 2.07  | 2.3 | 2.53  | MHz  |
|                                                              |             | Iout=5A                                                                                                                    |       | 66  |       |      |
| Conversion Efficiency                                        |             | Iout=1A                                                                                                                    |       | 84  |       |      |
| (Vin=4.2V,Vout=0.8V)                                         |             |                                                                                                                            |       | 82  |       | %    |
|                                                              |             | Iout=0.5A                                                                                                                  |       | 02  |       |      |
| <b>BUCK4: Fast load tran</b>                                 |             | onse step-down conv                                                                                                        | erter |     |       |      |
| Input supply voltage range                                   | Vcc4        |                                                                                                                            | 2.7   |     | 5.5   | V    |
| Output Voltage Accuracy @ all load @ all input voltage range | VBUCK4      | 0.5V~3.4V by I2C /SPI programmed. Typical is 0.8V. Adjust in Register 0x1D, Step=6.25mV                                    | 0.792 | 0.8 | 0.808 | V    |
| Load Transient Response<br>L=0.22uH, Cout=66uF.              | Vdrop4      | 0.5A to 5A, 1A/uS,<br>Vout=0.8V                                                                                            |       | 22  |       | mV   |
| Rated output current                                         | Imax4       | V001-0.8V                                                                                                                  | 5     |     |       | Α    |
| Switching Frequency when CCM mode (Vin=3.8V,Vout=1.5V)       | Fsw4        | Vin-Vout>1.5V                                                                                                              | 2.07  | 2.3 | 2.53  | MHz  |
|                                                              |             | Iout=5A                                                                                                                    |       | 66  |       |      |
| Conversion Efficiency                                        |             | Iout=1A                                                                                                                    |       | 84  |       |      |
| (Vin=4.2V, Vout=0.8V)                                        |             |                                                                                                                            |       |     |       | %    |
|                                                              |             | Iout=0.5A                                                                                                                  |       | 82  |       |      |
| <b>BUCK5: Fast load tran</b>                                 |             | onse step-down conv                                                                                                        | erter |     |       |      |
| Input supply voltage range                                   | Vcc5        |                                                                                                                            | 2.7   |     | 5.5   | V    |
| Feedback Voltage, Default                                    | VBUCK5      | Selection of external resistor divider, R1=R2=100K.                                                                        | 0.99  | 1.0 | 1.01  | ٧    |
| Internal Feedback<br>Reference                               | Vref_exfb   | Default disable. Enable in Register 0xFD<4>=1.                                                                             | 0.495 | 0.5 | 0.505 | V    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vfb5        | If internal divide mode selected: 0.5V~3.4V by I2C /SPI programmed. Typical is 0.8V. Adjust in Register 0x1E, Step=6.25mV. | 0.792 | 0.8 | 0.808 | V    |
| Load Transient Response                                      | Vdrop5      | 0.3A to 3A, 1A/uS,                                                                                                         |       | 20  |       | mV   |
| L=470nH, Cout=44uF. Rated output current                     | Imax5       | Vout=0.8V                                                                                                                  | 3     |     |       | Α    |
| Switching Frequency when CCM mode (Vin=3.8V,Vout=1.5V)       | Fsw5        | Vin-Vout>1.5V                                                                                                              | 2.07  | 2.3 | 2.53  | MHz  |
| Conversion Efficiency                                        |             | lout=3A                                                                                                                    |       | 65  |       |      |
| (Vin=4.2V,Vout=0.8V)                                         |             | lout=1A                                                                                                                    |       | 82  |       | %    |
| ,,                                                           |             |                                                                                                                            |       | 81  |       | /0   |
|                                                              |             | lout=0.25A                                                                                                                 |       | 01  |       |      |
| <b>BUCK6: Fast load tran</b>                                 | sient respo | onse step-down conv                                                                                                        | erter |     |       |      |
| Input supply voltage range                                   | Vcc6        |                                                                                                                            | 2.7   |     | 5.5   | V    |
| Feedback Voltage, Default                                    | Vfb6        | Selection of external resistor divider, R1=R2=100K.                                                                        | 0.99  | 1.0 | 1.01  | V    |
| Internal Feedback                                            | Vref_exfb   | Default disable. Enable                                                                                                    | 0.495 | 0.5 | 0.505 | V    |
|                                                              | _           |                                                                                                                            |       |     |       |      |

| Parameter                                                    | Symbol         | Note                                                                                                                                  | MIN        | TYP            | MAX   | Unit |
|--------------------------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------|------------|----------------|-------|------|
| Reference                                                    |                | in Register                                                                                                                           |            |                |       |      |
| Output Voltage Accuracy @ all load @ all input voltage range | VBUCK6         | 0xFD<5>=1.  If internal divide mode selected: 0.5V~3.4V by I2C/SPI programmed. Typical is 0.8V. Adjust in Register 0x1F, Step=6.25mV. | 0.792      | 0.8            | 0.808 | V    |
| Load Transient Response<br>L=470nH, Cout=44uF.               | Vdrop6         | 0.3A to 3A, 1A/uS,<br>Vout=0.8V                                                                                                       |            | 20             |       | mV   |
| Rated output current                                         | Imax6          |                                                                                                                                       | 3          |                | _     | Α    |
| Switching Frequency when CCM mode (Vin=3.8V,Vout=1.5V)       | Fsw6           | Vin-Vout>1.5V                                                                                                                         | 2.07       | 2.3            | 2.53  | MHz  |
| Conversion Efficiency<br>(Vin=4.2V,Vout=0.8V)                |                | lout=2.5A<br>lout=1A<br>lout=0.25A                                                                                                    | _          | 65<br>82<br>81 |       | %    |
| BUCK7: Fast load tran                                        |                | onse step-down conv                                                                                                                   | <b>2.7</b> |                | 5.5   | V    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vcc7<br>VBUCK7 | 0.5V~3.4V by I2C /SPI programmed. Typical is 0.8V. Adjust in Register 0x20, Step=6.25mV.                                              | 0.792      | 0.8            | 0.808 | V    |
| Load Transient Response                                      | Vdrop7         | 0.3A to 3A, 1A/uS,                                                                                                                    |            | 22             |       | mV   |
| L=470nH, Cout=44uF. Rated output current                     | Imax7          | Vout=0.8V                                                                                                                             | 3          |                |       | Α    |
| Switching Frequency when CCM mode (Vin=3.8V,Vout=1.5V)       | Fsw7           | Vin-Vout>1.5V                                                                                                                         | 2.07       | 2.3            | 2.53  | MHz  |
| Conversion Efficiency<br>(Vin=4.2V,Vout=0.8V)                |                | Iout=3A Iout=1A Iout=0.25A                                                                                                            |            | 65<br>82<br>81 |       | %    |
| BUCK8: Fast load tran                                        |                | onse step-down conv                                                                                                                   |            | T              | T     | T    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vcc8<br>VBUCK8 | 0.5V~3.4V by I2C / SPI programmed. Typical is 0.8V. Adjust in Register 0x21, Step=6.25mV                                              | 0.792      | 0.8            | 0.808 | V    |
| Load Transient Response<br>L=470nH, Cout=44uF.               | Vdrop8         | 0.3A to 3A, 1A/uS,<br>Vout=0.8V                                                                                                       |            | 22             |       | mV   |
| Rated output current                                         | Imax8          | VOUL-0.6V                                                                                                                             | 3          |                |       | Α    |
| Switching Frequency when CCM mode (Vin=3.8V,Vout=1.5V)       | Fsw8           | Vin-Vout>1.5V                                                                                                                         | 2.07       | 2.3            | 2.53  | MHz  |
|                                                              |                | Iout=3A                                                                                                                               |            | 65             |       |      |
| Conversion Efficiency<br>(Vin=4.2V,Vout=0.8V)                |                | Iout=1A<br>Iout=0.25A                                                                                                                 |            | 82<br>81       |       | %    |
| BUCK9: Fast load tran                                        | sient resp     | onse step-down conv                                                                                                                   | erter      | I              | 1     | 1    |
| Input supply voltage range                                   | Vcc9           |                                                                                                                                       | 2.7        |                | 5.5   | V    |
| Feedback Voltage, Default                                    | VBUCK9         | Selection of external resistor divider, R1=R2=100K.                                                                                   | 0.99       | 1.0            | 1.01  | V    |
| Internal Feedback<br>Reference                               | Vref_exfb      | Default disable. Enable in Register 0xFE<0>=1.                                                                                        | 0.495      | 0.5            | 0.505 | V    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vfb9           | If internal divide mode selected: 0.5V~3.4V by I2C / SPI programmed. Typical is 0.8V.                                                 | 0.784      | 0.8            | 0.816 | V    |

| Parameter                                      | Symbol              | Note                                            | MIN    | TYP | MAX   | Unit |
|------------------------------------------------|---------------------|-------------------------------------------------|--------|-----|-------|------|
|                                                |                     | Adjust in Register                              |        |     |       |      |
|                                                |                     | 0x22,<br>Step=6.25mV                            |        |     |       |      |
| Load Transient Response                        |                     | 0.3A to 3A, 1A/uS,                              |        |     |       |      |
| L=470nH, Cout=44uF.                            | Vdrop9              | Vout=0.8V                                       |        | 20  |       | mV   |
| Rated output current                           | Imax9               |                                                 | 3      |     |       | Α    |
| Switching Frequency when                       |                     |                                                 |        |     |       |      |
| CCM mode                                       | Fsw9                | Vin-Vout>1.5V                                   | 2.07   | 2.3 | 2.53  | MHz  |
| (Vin=3.8V,Vout=1.5V)                           |                     |                                                 |        | 0.5 |       |      |
| Conversion Efficiency                          |                     | lout=3A                                         |        | 65  |       |      |
| (Vin=4.2V,Vout=0.8V)                           |                     | lout=1A                                         |        | 82  |       | %    |
|                                                |                     | lout=0.25A                                      |        | 81  |       |      |
| BUCK10: Fast load tra                          | nsient resi         | onse step-down cor                              | verter |     |       |      |
| Input supply voltage range                     | Vcc10               |                                                 | 2.7    |     | 5.5   | V    |
|                                                |                     | 0.5V~3.4V by I2C / SPI                          |        |     |       | -    |
|                                                |                     | programmed. Typical is                          |        | · · |       |      |
| Output Voltage Accuracy @ all                  | VBUCK10             | 0.8V. Adjust in Register                        | 0.792  | 0.8 | 0.808 | V    |
| load @ all input voltage range                 |                     | 0x23,                                           |        |     |       |      |
|                                                |                     | Step=6.25mV                                     |        |     |       |      |
| Load Transient Response<br>L=470nH, Cout=44uF. | Vdrop10             | 0.3A to 3A, 0.5A/uS,<br>Vout=0.8V               |        | 22  |       | mV   |
| Rated output current                           | Imax10              | Vout-0.8V                                       | 3      |     |       | Α    |
| Switching Frequency when                       | Imaxio              | •                                               | 3      |     |       |      |
| CCM mode                                       | Fsw10               | Vin-Vout>1.5V                                   | 2.07   | 2.3 | 2.53  | MHz  |
| (Vin=3.8V,Vout=1.5V)                           |                     |                                                 |        |     |       |      |
|                                                |                     | Iout=3A                                         |        | 65  |       |      |
| Conversion Efficiency                          |                     | Iout=1A                                         |        | 82  |       |      |
| (Vin=4.2V,Vout=0.8V)                           |                     | Iout=0.25A                                      |        | 81  |       | %    |
| NI DO4                                         |                     | Tout GIES/1                                     |        | _   |       |      |
| NLDO1                                          |                     |                                                 | 0.6    |     |       |      |
| Input supply voltage range                     | Vcc13               | VCCA-NLDO1>1.5V                                 | 0.6    |     | 5.5   | V    |
|                                                |                     | 0.5V~3.4V by I2C / SPI                          |        |     |       |      |
| Output Voltage Accuracy @ all                  | Vnldo1              | programmed.                                     | 0.99   | 1   | 1.01  | V    |
| load @ all input voltage range                 | <b>*</b> . <b>*</b> | Typical is 1V. Adjust in Register 0x43,         | 0.99   | 1   | 1.01  | v    |
|                                                |                     | Step=12.5mV.                                    |        |     |       |      |
| Rated output current                           | Imaxl1              | Vcc13-Vnldo1>0.2V                               | 300    |     |       | mA   |
| PSRR@ 1KHz                                     |                     | Vin rms=200mV                                   |        | 65  |       | dB   |
| PSRR@ 10KHz                                    |                     | Vin rms=200mV                                   |        | 60  |       | dB   |
| NLDO2                                          |                     |                                                 |        |     |       |      |
| Input supply voltage range                     | Vcc13               | VCCA-NLDO2>1.5V                                 | 0.6    |     | 5.5   | V    |
|                                                |                     | 0.5V~3.4V by I2C SPI                            |        |     |       |      |
| Output Voltage Accuracy @ all                  | Vnldo2              | programmed. Typical is 1.8V. Adjust in Register | 0.99   | 1   | 1.01  | V    |
| load @ all input voltage range                 | VIIIUUZ             | 0x44,                                           | 0.99   | 1   | 1.01  | , v  |
|                                                |                     | Step=12.5mV                                     |        |     |       |      |
| Rated output current                           | Imaxl2              | Vcc13-Vnldo2>0.2V                               | 300    |     |       | mA   |
| PSRR@ 1KHz                                     |                     | Vin rms=200mV                                   |        | 65  |       | dB   |
| PSRR@ 10KHz                                    |                     | Vin rms=200mV                                   |        | 60  |       | dB   |
| NLDO3                                          | T ,                 | Luga Maran est                                  |        |     |       | I    |
| Input supply voltage range                     | Vcc13               | VCCA-NLDO3>1.5V                                 | 0.6    |     | 5.5   | V    |
|                                                |                     | 0.5V~3.4V by I2C /SPI programmed. Typical is    |        |     |       |      |
| Output Voltage Accuracy @ all                  | Vnldo3              | 1V. Adjust in Register                          | 0.99   | 1   | 1.01  | V    |
| load @ all input voltage range                 | 1111000             | 0x45,                                           | 0.55   | _   | 1.01  |      |
|                                                |                     | Step=12.5mV                                     |        |     |       |      |
| Rated output current                           | Imaxl3              | Vcc13-Vnldo3>0.2V                               | 500    |     |       | mA   |
| PSRR@ 1KHz                                     |                     | Vin rms=200mV                                   |        | 65  |       | dB   |
| PSRR@ 10KHz                                    |                     | Vin rms=200mV                                   |        | 60  |       | dB   |
| NLDO4                                          | T ,                 | Lugga au - c · -· ·                             |        |     | _ = = |      |
| Input supply voltage range                     | Vcc14               | VCCA-NLDO4>1.5V                                 | 0.6    |     | 5.5   | V    |

| Parameter                                                    | Symbol   | Note                                                                                                | MIN  | TYP | MAX  | Unit |
|--------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------|------|-----|------|------|
| Output Voltage Accuracy @ all load @ all input voltage range | Vnldo4   | 0.5V~3.4V by I2C /SPI programmed. Typical is 1V. Adjust in Register 0x46, Step=12.5mV               | 0.99 | 1   | 1.01 | V    |
| Rated output current                                         | Imaxl4   | Vcc14-Vnldo4>0.2V                                                                                   | 500  |     |      | mA   |
| PSRR@ 1KHz                                                   | IIIIdAIT | Vin rms=200mV                                                                                       | 300  | 65  |      | dB   |
| PSRR@ 10KHz                                                  |          | Vin rms=200mV                                                                                       |      | 60  |      | dB   |
| NLDO5                                                        |          |                                                                                                     | •    |     |      |      |
| Input supply voltage range                                   | Vcc14    | VCCA-NLDO5>1.5V                                                                                     | 0.6  |     | 5.5  | V    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vnldo5   | 0.5V~3.4V by I2C<br>/SPI programmed.<br>Typical is 3V. Adjust in<br>Register 0x47,<br>Step=12.5mV   | 0.99 | 1   | 1.01 | V    |
| Rated output current                                         | Imaxl5   | Vcc14-Vnldo5>0.2V                                                                                   | 300  |     |      | mA   |
| PSRR@ 1KHz                                                   |          | Vin rms=200mV                                                                                       |      | 65  |      | dB   |
| PSRR@ 10KHz                                                  |          | Vin rms=200mV                                                                                       |      | 60  |      | dB   |
| PLDO1                                                        |          | T                                                                                                   |      |     |      |      |
| Input supply voltage range                                   | Vcc11    | 0.57/ 3.47/ 5 130                                                                                   | 1.9  |     | 5.5  | V    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vpldo1   | 0.5V~3.4V by I2C<br>/SPI programmed.<br>Typical is 3V. Adjust in<br>Register 0x4E,<br>Step=12.5mV   | 0.99 | 1   | 1.01 | V    |
| Rated output current                                         | Imaxl1   | Vcc11-Vpldo1>0.2V,<br>VCC11≥2.0V                                                                    | 500  |     |      | mA   |
|                                                              |          | Vcc11-Vpldo1>0.1V                                                                                   | 250  |     |      | mA   |
| PSRR@ 1KHz                                                   |          | Vin rms=200mV                                                                                       |      | 65  |      | dB   |
| PSRR@ 10KHz                                                  |          | Vin rms=200mV                                                                                       |      | 60  |      | dB   |
| PLDO2                                                        |          |                                                                                                     |      | 1   | T    |      |
| Input supply voltage range                                   | Vcc11    | 251/24// 522                                                                                        | 1.9  |     | 5.5  | V    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vpldo2   | 0.5V~3.4V by I2C<br>/SPI programmed.<br>Typical is 2.8V. Adjust<br>in Register 0x4F,<br>Step=12.5mV | 0.99 | 1   | 1.01 | V    |
| Rated output current                                         | Imaxl2   | Vcc11-Vpldo2>0.2V,<br>VCC11≥2.0V                                                                    | 300  |     |      | mA   |
|                                                              |          | Vcc11-Vpldo2>0.1V                                                                                   | 150  |     |      | mA   |
| PSRR@ 1KHz                                                   |          | Vin rms=200mV                                                                                       |      | 65  |      | dB   |
| PSRR@ 10KHz                                                  |          | Vin rms=200mV                                                                                       |      | 60  |      | dB   |
| PLDO3                                                        |          | 1                                                                                                   | T    | 1   |      |      |
| Input supply voltage range                                   | Vcc11    | 0.57/ 2.47/1.722                                                                                    | 1.9  |     | 5.5  | V    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vpldo3   | 0.5V~3.4V by I2C<br>/SPI programmed.<br>Typical is 1.8V. Adjust<br>in Register 0x50,<br>Step=12.5mV | 0.99 | 1   | 1.01 | V    |
| Rated output current                                         | Imaxl3   | Vcc11-Vpldo3>0.2V,<br>VCC11≥2.0V                                                                    | 300  |     |      | mA   |
|                                                              |          | Vcc11-Vpldo3>0.1V                                                                                   | 150  |     |      | mA   |
| PSRR@ 1KHz                                                   |          | Vin rms=200mV                                                                                       |      | 65  |      | dB   |
| PSRR@ 10KHz                                                  |          | Vin rms=200mV                                                                                       |      | 60  |      | dB   |
| PLDO4                                                        |          | T                                                                                                   | T    | ı   |      |      |
| Input supply voltage range                                   | Vcc12    |                                                                                                     | 1.9  |     | 5.5  | V    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vpldo4   | 0.5V~3.4V by I2C<br>/SPI programmed.<br>Typical is 1.5V. Adjust<br>in Register 0x51,<br>Step=12.5mV | 0.99 | 1   | 1.01 | V    |
| Rated output current                                         | Imaxl4   | Vcc12-Vpldo4>0.2V,<br>VCC11≥2.0V                                                                    | 500  |     |      | mA   |

| Parameter                                                    | Symbol | Note                                                                                                | MIN   | TYP | MAX   | Unit |
|--------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------|-------|-----|-------|------|
|                                                              |        | Vcc12-Vpldo4>0.1V                                                                                   | 250   |     |       | mA   |
| PSRR@ 1KHz                                                   |        | Vin rms=200mV                                                                                       |       | 65  |       | dB   |
| PSRR@ 10KHz                                                  |        | Vin rms=200mV                                                                                       |       | 60  |       | dB   |
| PLDO5                                                        |        |                                                                                                     |       |     |       |      |
| Input supply voltage range                                   | Vcc12  |                                                                                                     | 1.9   |     | 5.5   | V    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vpldo5 | 0.5V~3.4V by I2C<br>/SPI programmed.<br>Typical is 1.8V. Adjust<br>in Register 0x52,<br>Step=12.5mV | 0.99  | 1   | 1.01  | >    |
| Rated output current                                         | Imaxl5 | Vcc12-Vpldo5>0.2V<br>VCC12≥2.0V                                                                     | 300   |     |       | mA   |
|                                                              |        | Vcc12-Vpldo5>0.1V                                                                                   | 150   |     |       | mA   |
| PSRR@ 1KHz                                                   |        | Vin rms=200mV                                                                                       |       | 65  |       | dB   |
| PSRR@ 10KHz                                                  |        | Vin rms=200mV                                                                                       |       | 60  |       | dB   |
| VCCIO                                                        |        |                                                                                                     |       |     |       |      |
| Input supply voltage<br>range <sup>[1]</sup>                 | VccA   |                                                                                                     | 2.0   |     | 5.5   | ٧    |
| Output Voltage Accuracy @ all load @ all input voltage range | Vccio  | 0.5V~3.4V by I2C<br>/SPI programmed.<br>Typical is 1.8V. Adjust<br>in Register 0x53,<br>Step=12.5mV | 1.782 | 1.8 | 1.818 | V    |
| Rated output current                                         | Imaxl6 | VccA-Vccio>0.2V                                                                                     | 300   |     |       | mA   |
| PSRR@ 1KHz                                                   |        | Vin rms=200mV                                                                                       |       | 65  |       | dB   |
| PSRR@ 10KHz                                                  |        | Vin rms=200mV                                                                                       |       | 60  |       | dB   |

Note:

[1] VCCA is the analog power supply which needs to be greater than or equal to VCC1~VCC14.

## **Chapter 4 Function Description**

## 4.1 Top State Machine

#### 4.1.1 State Machine Description



Fig. 4-1 State Machine

The RK806S state machine shown as above. The state shift by "power on", "power down", "reset", "active to sleep" and "sleep to active".

#### 4.1.2 Power on Description

There are three kinds of method to power on the PMIC.

#### 1. Press "PWRON" key



Fig. 4-2 Press "PWRON" key to turn on the PMIC

When the PMIC VCCA,VCC1,VCC2 voltage is higher than "VB\_OK" threshold, keeping low level at "PWRON" pin for 500/20mS would turn on the PMIC. The "PWRON" pin de-bounce time (500mS/20mS) can be adjusted by I2C or SPI.

All the power channels start up at the default output voltages with a preset power up sequence, which has 1mS intervals between the channels. When the power up process is

done, the RESETB turns to high logic level to inform the processor that all the power rails are up and stable.

Note:T1 is used to Check whether the external power supply meets requirements. If the requirements are met within 100mS, the system can start normally.

#### 2. VDC HIGH LEVEL

When the PMIC VCCA, VCC1, VCC2 voltage is higher than "VB\_OK" threshold, And the high level(>0.88V) continues to exceed 2mS for VDC, the PMIC would be turn on.



Fig. 4-3 VDC high level to turn on the PMIC

Note:T1 is used to Check whether the external power supply meets requirements. If the requirements are met within 100mS, the system can start normally.

#### 3. ABNORMAL ON

When the PMIC turns on and register bit 0x5F<7>="0", and if the PMIC triggers OVP or UVLO, the system would restart automatically. After the system voltage is detected to be normal during the restart, the system can be turn on normally.

## 4.1.3 Power down Description

There are 7 kinds of method to power down the PMIC.

#### 1. Long press "PWRON" key



Fig. 4-4 Long press "PWRON" key to turn off the PMIC

When the PMIC work in the "ON" state or "SLEEP" state, writing register bit 0x76<6>="0", and then keeping low level at "PWRON" pin for 6/8/10/12S would turn off the PMIC. The "PWRON" pin de-bounce time (6/8/10/12S) can be adjusted by I2C.

When the PMIC power down, The RESETB pin would be pulled low to reset the processor. After 1ms de-bounce time, the power channels start to be turned off as the set of power off sequence.

#### 2. Write shutdown Register

When the PMIC work in the "ON" state or "SLEEP" state, writing register bit 0x72<0>="1" would turn off the PMIC. The power off sequence is the same with the first one.

#### 3. SYNC PULL DOWN

When the PMIC work in the "ON" state or "SLEEP" state and register bit 0x5F<7>="1", if VCCA or VCC1 or VCC2 lower than VB\_UV threshold (typical 2.7V) or higher than VB\_OV threshold (typical 6.0V), SYNC will pull down, and the PMIC would be turn off immediately.

#### 4. SYS low-voltage

When the PMIC work in the "ON" state or "SLEEP" state and register bit 0x5E<3>="0", if VCCA or VCC1 or VCC2 lower than VB\_LO threshold (typical 3.2V) for 1mS, the PMIC would be turn off. The power off sequence is the same with the first one.

#### 5. PWRCTRL pin active

When the PMIC work in the "ON" state or "SLEEP" state, if PWRCTRLn\_FUN set "010", and PWRCTRLn pin active (the polarity can be programmed by Register), the PMIC would be turn off. The power off sequence is the same with the first one.

#### **6. TSD protection**

When the PMIC work in the "ON" state or "SLEEP" state, if the temperature is higher than TSD threshold (typical 140 degree), the PMIC would be turn off. The power off sequence is the same with the first one.

#### 7. ABNORMAL

When the PMIC work in the "ON" state or "SLEEP" state and register bit 0x5F<7>="0", if VCCA or VCC1 or VCC2 lower than VB\_UV threshold (typical 2.7V) or higher than VB\_OV threshold (typical 6.0V), the PMIC would be turn off immediately. The power off sequence is the same with the first one.

Note: When VDC is at high level, it can't be shut down (it will restart automatically after shutdown), and if it needs to be shut down when the adapter is plugged in, you can use RC delay control VDC only when inserting the adapter is to give a pulse time (VCCA greater than VB\_LO, VDC needs to maintain at least a high level above 2ms)

#### 4.1.4 Reset Description

There are 4 kinds of method to reset the PMIC. If register bits 0x72<7:6>="00", reset function means restart PMIC. If register bits 0x72<7:6>="01", reset function means reset registers, all channels of power would be reset to default state.

#### 1. Long press "PWRON" key



Fig. 4-5 Long press "PWRON" key to restart the PMIC

When the PMIC work in the "ON" state or "SLEEP" state, Writing register bit 0x76<6>="1", and then keeping low level at "PWRON" pin for 6/8/10/12S would restart the PMIC. The "PWRON" pin de-bounce time (6/8/10/12S) can be adjusted by I2C or SPI.

#### 2. PWRCTRLn pin active

When the PMIC work in the "ON" state or "SLEEP" state, if PWRCTRLn\_FUN set "011", and "PWRCTRLn" pin active (the polarity can be programmed by Register of PWRCTRLn\_POL), the PMIC would restart. The restart sequence is the same with the first one.

#### 3. RESETB pin pull low

When the PMIC work in the "ON" state or "SLEEP" state, if "RESETB" pin is pull down, the PMIC would restart immediately. The restart sequence is the same with the first one.

#### 4. WDT active

When the PMIC work in the "ON" state or "SLEEP" state, if register bit 0x73<4:3>="11", the PMIC would restart. The restart sequence is the same with the first one.

#### 5. Write Reset Register

When the PMIC work in the "ON" state or "SLEEP" state, writing register bit 0x72 < 7:5 > = "001" would restart the PMIC. The restart sequence is the same with the first one.

## 4.1.5 Power Sequence Description

|       |                 |                | RK806S-1 (master)              |          |  |
|-------|-----------------|----------------|--------------------------------|----------|--|
|       | Range of output | Maximum        | Default voltage <sup>[1]</sup> | Start up |  |
|       | voltage         | output current | Default voltagers              | sequence |  |
| BUCK1 | 0.5V-3.4V       | 6.5A           | 0.75V                          | 5        |  |
| BUCK2 | 0.5V-3.4V       | 5A             | 0.75V                          | 3        |  |
| BUCK3 | 0.5V-3.4V       | 5A             | 0.75V                          | 2        |  |
| BUCK4 | 0.5V-3.4V       | 5A             | 0.75V                          | 5        |  |
| BUCK5 | 0.5V-3.4V       | 3A             | 0.85V                          | 2        |  |
| BUCK6 | 0.57/ 3.47/     | 2.4            | 0.5V-3.4V(external             | 4        |  |
| BUCKO | 0.5V-3.4V       | 3A             | divided resistor) [A]          | 4        |  |
| BUCK7 | 0.5V-3.4V       | 3A             | 2.0V                           | 1        |  |

| BUCK8  | 0.5V-3.4V | 3A    | 3.3V                  | 6  |
|--------|-----------|-------|-----------------------|----|
| BUCK9  | 0.5V-3.4V | 3A    | 0.5V-3.4V(external    | 6  |
|        | 0.01 0.11 | 57.   | divided resistor) [B] |    |
| BUCK10 | 0.5V-3.4V | 3A    | 1.8V                  | 3  |
| NLDO1  | 0.5V-3.4V | 300mA | 0.75V                 | 2  |
| NLDO2  | 0.5V-3.4V | 300mA | 0.85V                 | 2  |
| NLDO3  | 0.5V-3.4V | 500mA | 0.75V                 | 2  |
| NLDO4  | 0.5V-3.4V | 500mA | 0.85V                 | 2  |
| NLDO5  | 0.5V-3.4V | 300mA | 0.75V                 | 2  |
| PLDO1  | 0.5V-3.4V | 500mA | 1.8V                  | 3  |
| PLDO2  | 0.5V-3.4V | 300mA | 1.8V                  | 3  |
| PLDO3  | 0.5V-3.4V | 300mA | 1.2V                  | 4  |
| PLDO4  | 0.5V-3.4V | 500mA | 3.3V                  | 6  |
| PLDO5  | 0.5V-3.4V | 300mA | 3.3V                  | 6  |
| PLDO6  | 0.5V-3.4V | 300mA | 1.8V                  | 3  |
| VB_OK  | 2.8V-3.6V | х     | 2.8V                  | Х  |
| RESETB | Х         | х     | х                     | 11 |

Table 4-1 RK806S-1 Power up/down sequence (Short press PWRON key time is 20ms.)

|        |                         | CY                     | RK806S-2 (ma                             | ster)             |
|--------|-------------------------|------------------------|------------------------------------------|-------------------|
|        | Range of output voltage | Maximum output current | Default voltage <sup>[2]</sup>           | Start up sequence |
| BUCK1  | 0.5V-3.4V               | 6.5A                   | 0.75V                                    | 7                 |
| BUCK2  | 0.5V-3.4V               | 5A                     | 0.75V                                    | 7                 |
| BUCK3  | 0.5V-3.4V               | 5A                     | 0.75V                                    | 2                 |
| BUCK4  | 0.5V-3.4V               | 5A                     | 0.75V                                    | 7                 |
| BUCK5  | 0.5V-3.4V               | 3A                     | 0.75V                                    | 7                 |
| BUCK6  | 0.5V-3.4V               | 3A                     | 0.75V                                    | 7                 |
| BUCK7  | 0.5V-3.4V               | 3A                     | 2.0V                                     | 1                 |
| BUCK8  | 0.5V-3.4V               | 3A                     | 0.75V                                    | 7                 |
| BUCK9  | 0.5V-3.4V               | 3A                     | 0.5V-3.4V(external divided resistor) [C] | 4                 |
| BUCK10 | 0.5V-3.4V               | 3A                     | 1.10V                                    | 1                 |
| NLDO1  | 0.5V-3.4V               | 300mA                  | 0.75V                                    | 2                 |
| NLDO2  | 0.5V-3.4V               | 300mA                  | 0.90V                                    | 5                 |
| NLDO3  | 0.5V-3.4V               | 500mA                  | 0.75V                                    | 2                 |
| NLDO4  | 0.5V-3.4V               | 500mA                  | 0.75V                                    | 2                 |
| NLDO5  | 0.5V-3.4V               | 300mA                  | 0.85V                                    | 2                 |
| PLDO1  | 0.5V-3.4V               | 500mA                  | 1.80V                                    | 3                 |

| PLDO2  | 0.5V-3.4V | 300mA | 1.80V | 3  |
|--------|-----------|-------|-------|----|
| PLDO3  | 0.5V-3.4V | 300mA | 1.80V | 3  |
| PLDO4  | 0.5V-3.4V | 500mA | 3.30V | 6  |
| PLDO5  | 0.5V-3.4V | 300mA | 3.30V | 6  |
| PLDO6  | 0.5V-3.4V | 300mA | 1.80V | 3  |
| VB_OK  | 2.8V-3.6V | х     | 2.8V  | Х  |
| RESETB | Х         | х     | Х     | 18 |

|        |                         |                | RK806S-2 (slave)         |          |  |
|--------|-------------------------|----------------|--------------------------|----------|--|
|        | D ( , , )               | Maximum        | Default                  | Start up |  |
|        | Range of output voltage | output current | voltage <sup>[3]</sup>   | sequence |  |
| BUCK1  | 0.5V-3.4V               | 6.5A           | 0.75V                    | 9        |  |
| BUCK2  | 0.5V-3.4V               | 5A             | 0.75V                    | 9        |  |
| BUCK3  | 0.5V-3.4V               | 5A             | 0.75V                    | 8        |  |
| BUCK4  | 0.5V-3.4V               | 5A             | 3.30V                    | 6        |  |
| BUCK5  | 0.5V-3.4V               | 3A             | 0.75V                    | 9        |  |
| BUCK6  | 0.5V-3.4V               | 3A             | 0.75V                    | 9        |  |
| BUCK7  | 0.5V-3.4V               | 3A             | 1.80V                    | 3        |  |
| BUCK8  | 0.5V-3.4V               | 3A             | 0.75V                    | 8        |  |
|        | 0.5V-3.4V               | 3A             | 0.5V-                    |          |  |
| BUCK9  |                         |                | 3.4V(extern              | 6        |  |
| виску  |                         |                | al divided               |          |  |
|        |                         |                | resistor) <sup>[D]</sup> |          |  |
| BUCK10 | 0.5V-3.4V               | 3A             | 0.85V                    | 2        |  |
| NLDO1  | 0.5V-3.4V               | 300mA          | 0.75V                    | 2        |  |
| NLDO2  | 0.5V-3.4V               | 300mA          | 0.85V                    | 2        |  |
| NLDO3  | 0.5V-3.4V               | 500mA          | 0.85V                    | 2        |  |
| NLDO4  | 0.5V-3.4V               | 500mA          | 0.50V                    | OFF      |  |
| NLDO5  | 0.5V-3.4V               | 300mA          | 1.20V                    | 4        |  |
| PLDO1  | 0.5V-3.4V               | 500mA          | 0.50V                    | OFF      |  |
| PLDO2  | 0.5V-3.4V               | 300mA          | 1.80V                    | 3        |  |
| PLDO3  | 0.5V-3.4V               | 300mA          | 1.80V                    | 3        |  |
| PLDO4  | 0.5V-3.4V               | 500mA          | 3.30V                    | 6        |  |
| PLDO5  | 0.5V-3.4V               | 300mA          | 2.80V                    | OFF      |  |
| PLDO6  | 0.5V-3.4V               | 300mA          | 1.80V                    | 3        |  |
| VB_OK  | 2.8V-3.6V               | х              | 2.8V                     | Х        |  |
| RESETB | X                       | х              | Х                        | 18       |  |

Table 4-2 RK806S-2 Power up/down sequence (Short press PWRON key time is 20ms.)

|        |                         |                | RK806S-5 (master)        |          |  |
|--------|-------------------------|----------------|--------------------------|----------|--|
|        | D ( , , )               | Maximum        | Default                  | Start up |  |
|        | Range of output voltage | output current | voltage <sup>[4]</sup>   | sequence |  |
| BUCK1  | 0.5V-3.4V               | 6.5A           | 0.85V                    | · ·      |  |
| BUCK2  | 0.5V-3.4V               | 5A             | 0.75V                    | 2        |  |
| BUCK3  | 0.5V-3.4V               | 5A             | 0.85V                    | 2        |  |
| BUCK4  | 0.5V-3.4V               | 5A             | 3.30V                    | 5        |  |
|        |                         | 3A             | 0.5V-                    |          |  |
| DUCKE  | 0.5V-3.4V               |                | 3.4V(extern              | 2        |  |
| BUCK5  |                         |                | al divided               |          |  |
|        |                         |                | resistor) [E]            | X        |  |
|        | 0.5V-3.4V               |                | 0.5V-                    |          |  |
| DUCKC  |                         | 3A             | 3.4V(extern              | 7        |  |
| BUCK6  |                         |                | al divided               | 7        |  |
|        |                         |                | resistor) [F]            | /        |  |
| BUCK7  | 0.5V-3.4V               | 3A             | 0.75V                    | 2        |  |
| BUCK8  | 0.5V-3.4V               | 3A             | 1.80V                    | 3        |  |
|        | 0.5V-3.4V               | 3A             | 0.5V-                    | 4        |  |
| BUCK9  |                         |                | 3.4V(extern              |          |  |
|        |                         |                | al divided               |          |  |
|        |                         |                | resistor) <sup>[G]</sup> |          |  |
| BUCK10 | 0.5V-3.4V               | 3A             | 0.85V                    | 2        |  |
| NLDO1  | 0.5V-3.4V               | 300mA          | 0.75V                    | 2        |  |
| NLDO2  | 0.5V-3.4V               | 300mA          | 0.85V                    | 2        |  |
| NLDO3  | 0.5V-3.4V               | 500mA          | 0.75V                    | 2        |  |
| NLDO4  | 0.5V-3.4V               | 500mA          | 0.85V                    | 2        |  |
| NLDO5  | 0.5V-3.4V               | 300mA          | 0.75V                    | 2        |  |
| PLDO1  | 0.5V-3.4V               | 500mA          | 1.8V                     | 3        |  |
| PLDO2  | 0.5V-3.4V               | 300mA          | 1.8V                     | 5        |  |
| PLDO3  | 0.5V-3.4V               | 300mA          | 1.2V                     | 4        |  |
| PLDO4  | 0.5V-3.4V               | 500mA          | 3.0V                     | 5        |  |
| PLDO5  | 0.5V-3.4V               | 300mA          | 3.3V                     | 5        |  |
| PLDO6  | 0.5V-3.4V               | 300mA          | 1.8V                     | 3        |  |
| VB_OK  | 2.8V-3.6V               | х              | 2.8V                     | Х        |  |
| RESETB | Х                       | х              | Х                        | 12       |  |

Table 4-3 RK806S-5 Power up/down sequence (Short press PWRON key time is 20ms.)

#### Note:

[1][2][3] [4] Default output voltage supports any voltage at the range of the 0.5V~3.4V, also start up sequence can be changed by OTP. Channel BUCK1, BUCK2, BUCK5, BUCK6, BUCK9 can also be configured for customized values by using external feedback resistors.

[A] $\sim$  [G] IF the VOUT control mode is selected through the configuration register, BUCKx\_ON\_VSEL=0.5V.

After PMIC turns on, we can set power down sequence through register (B2~C3).

#### 4.1.6 Sleep Description

The RK806S could be set to SLEEP mode, The register of PWRCTRLn\_FUN set "001", and then "PWRCTRLn" pin active (the polarity can be programmed by Register of PWRCTRLn POL)

When sleep mode, the power dissipation of RK806S would be decreased. Writing register bits 0x0D="FF", 0x0C="FF", 0x61<1>="1" would be decrease quiescent current further.

#### 4.1.7 Master and Slave work together

Two RK806S could work together that one of them is master, another is slave. Master/Slave chip configurations are distinguished by the level state of pin EXT\_EN when first powered on, EXT\_EN connect with VCCA is slave chip, floating or pulled down by a resistor is the master chip.

When two RK806S work together the SYNC\_CLK and SYNC pin of master and slave must be connected. The master chip provides clock to slave chip through SYNC\_CLK, and SYNC is used to provide synchronization signal and generate synchronization pulse to realize the synchronization of startup, shutdown, reset and power-on and power-off.

The two signal pins PWRON and RESETB of the master and slave shall be connected separately used to power on of PMIC and reset signal input generated by the external reset button.

The signal pin VDC of the master and slave can be connected, and also connect the VDC of slave with the EXT\_EN of master.

If the number of IO of the master is not enough, the master and slave INT pins can also be connected. The software can distinguish the master and slave registers by reading them.

#### 4.1.8 I2C and SPI communication

RK806S can be used as an extended PMIC, master - slave control. The register address of the master is 0X23, the register address of the slave is 0X25. RK806S also have SPI/I2C communication mode, when first turned on, if CS pin is connected to the VCCA, RK806S automatically selects the communication mode of I2C, else RK806S automatically selects the communication mode of SPI. The voltage of VCCIO must greater than 1.62V, do not close this channel in standby mode.

If we select SPI mode, SPI defaults to 3-line mode. To enable 4-line mode, when the host initializes, set register E8 < 2 > = "1", in 4-wire mode, the pin of SO for slave must be configured E9 < 5 > = "1".CLK falling edge to prepare data, CLK high level latch data. The maximum rate of communication is 20MHz.

In SPI mode, the pin of MISO can be reuse SLEEP3 function, when this pin used to SLEEP3 function, SPI only select 3-line mode, and the pins of MOSI and MISO for master chip should connect together, the data of input and output transfer from the pin of MOSI of PMIC.

In SPI mode, after sending data, you need to send two more bytes of dummy empty packets.

SPI communication must also meet the following conditions:



| Test Item |                      | Reference                 | Spec limited |        |     | Unit  |
|-----------|----------------------|---------------------------|--------------|--------|-----|-------|
|           |                      | Reference                 | Min          | Tpical | Max | Oilit |
| CLK       | F <sub>sclk</sub>    | Clock Frequency           | -            |        | 20  | MHz   |
|           | t <sub>h_sclk</sub>  | Clock High Time           | 5            | 25     | -   | ns    |
|           | t <sub>l_sclk</sub>  | Clock Low Time            | 5            | 25     | 1   | ns    |
| cs        | t <sub>su_cs</sub>   | CS In Setup Time          | 10           | -      | -   | ns    |
|           | t <sub>hold_cs</sub> | CS In Hold Time           | 20           | -      | -   | ns    |
| MOSI      | t <sub>su_mosi</sub> | Data In Setup Time        | 2            | -      | -   | ns    |
|           | thold_mosi           | Data In Hold Time         | 2            | -      | -   | ns    |
| MISO      | t <sub>od_miso</sub> | Clock Low To Output Valid | _            | 20     | 23  | ns    |

#### 4.1.9 Format of SPI commands

- 1, Every time when the host computer starts transmission, the following 3 data packages will be transmitted: CMD, REG\_L and REG\_H.
- 2, When the data is written or read with CRC, the Len position of CMD has to be specified with the length of data 'n'. (Len=n-1, the maximum of the length of data is 16Byte.)
- 3, The polynomial of CRC is X8+X4+X+1, and the initial value of CRC is 0. Under the circumstance of the computation of CRC, REG\_L=REG\_H=0 and data will be engaged in the computation.
- 4, When the data is written with CRC, another empty package 'CRC\_CLK\_DATA' will be transmitted after finishing writing CRC code. The CLK is used to transport data from the inner computer. (Reading data with CRC does not need this operation.)



#### The Format of Commands of CMD package is described as following:

R/W[7]: R=0, W=1

CRC\_EN[6]: Enable=1, Disable=0

Len[3:0]: case 1: CRC\_EN=1

The length of data written or read is noted in Len[3:0].

The host or slave computer transmits CRC data at the position of len+1.

case 2: CRC\_EN=0

The data transmission takes no advantage of the length.

The addresses of registers of slave computer self-increase within the interval of  $0\sim255$ .

- REG\_L[7:0]: The address of the target register is low-8 bit.
- ➤ REG\_H[15:8]: The address of the target register is high-8 bit. (RK806S does not comprehend this address and recognizes it as 0 forever. The host computer will set MO as input in this Byte in 3-thread-read mode. The aim of adding REG\_H is preventing SI of the slave computer switching to SO in 3-thread mode from engendering conflict with the MO signal.)
- Writing data when CRC\_EN=1: Len equals the length of data minus 1. An extra 1 Byte empty package has to be written after the CRC code when data writing. This package is used as a CLK for computation and data transmission of RK806S chips. If there is still CLK not comprehended by slave computer after 8 bit, CRC will be set as error, RK806S will terminate working and simultaneously registers will show 'CRC\_ERR'.
- ➤ Reading data when CRC\_EN=1: The slave computer will return CRC code after the length that Len indicates. If there is CLK after CRC code, the slave computer will show no response or return invalid data.

#### The Format of CRC is described as following:

The polynomial of CRC is X8+X4+X+1.

The initial value of CRC is 0x00.

The CRC computation embraces REG\_L, REG\_H and data.

Note: When reading data in 3-thread mode, the host computer will switch to input when REG\_H is reading. Because both host and slave computer are input mode so the slave one have to force the data to be set as 0.

#### Read and write waveforms are as follows:

Single byte without CRC write waveform: (Regardless of the length of Len, the address automatically increments by 1 after 8 CLK)



Single byte with CRC write waveform:



Multi-byte with CRC write waveform: (If data is smaller than or equal to 8 byte, send at least one packet. If data is larger than 8 byte, send two packets)



Multi-byte 4-line with CRC read:



Multi-byte 3-line with CRC read : (The position where the master reads empty packets and the slave forcibly receives data for 0)



Read without CRC : (The slave register address is automatically incremented by 1 after 8 CLK)



#### 4.2 Power Channels

#### 4.2.1 Buck Description

The RK806S provides ten high current synchronous buck converters, which deliver up to 6.5A, 5A and 3A, respectively. An enhanced COT architecture is used, which improves the transient response significantly. 2MHz switching frequency and good control method de5crease the external inductance and capacitance. All output voltages can be adjusted dynamically during operation through DVS (Dynamic Voltage Scaling), which guarantees a linear and gradual voltage ramping up and down. A complete set of protection functions, such as short circuit protection, is implemented in the buck converters too.

For example, the BUCK1: Vout=0.8V, Vin=5V, L=0.22uH, Cout=66uF. Load Current transient from 0.065A to 6.5A, the current slew rate is 3A/uS (using MOSFET transition). The output voltage drops when load current rising edge is about **38mV**, that is very good characteristics. The other bucks have the same architecture with BUCK1, so they have the same load transient response characteristics.



Fig. 4-6 BUCK1 load transient rising edge



Fig. 4-7 BUCK1 load transient falling edge

Meanwhile, bucks converters have good efficiency characteristics. The test data is shown as below. All channels of buck output voltage set to default.



Fig. 4-8 BUCK1 efficiency curve when different input voltage



Fig. 4-9 BUCK2 efficiency curve when different input voltage



Fig. 4-10 BUCK3 efficiency curve when different input voltage

**RK806S Datasheet** Rev 1.5



Fig. 4-11 BUCK4 efficiency curve when different input voltage



Fig. 4-12 BUCK5 efficiency curve when different input voltage



Fig. 4-13 BUCK6 efficiency curve when different input voltage

**RK806S Datasheet** Rev 1.5



Fig. 4-14 BUCK7 efficiency curve when different input voltage



Fig. 4-15 BUCK8 efficiency curve when different input voltage



Fig. 4-16 BUCK9 efficiency curve when different input voltage



Fig. 4-17 BUCK10 efficiency curve when different input voltage

#### 4.2.2 LDO Description

The RK806S also integrates five NLDOs, with 2 NLDOs (NLDO3, NLDO4) capable of providing up to 500mA and 3 (NLDO1, NLDO2, NLDO5) providing maximum 300mA. And also integrates six PLDOs, with 2 PLDOs (PLDO1, PLDO4) capable of providing up to 500mA and 3 (PLDO2, PLDO3, VCCIO) providing maximum 300mA. All channels of LDO output capacitance could be 1.0uF that decreases the system cost. The parameters such as output voltage in the different operating modes can be adjusted through the I<sup>2</sup>C or SPI interface.

### **Chapter 5 Register Description**

### **5.1 Register Summary**

|                   |        |      | Reset |             |
|-------------------|--------|------|-------|-------------|
| Name              | Offset | Size | Value | Description |
| POWER ENO         | 0x0000 | В    | OTP   |             |
| POWER EN1         | 0x0001 | В    | OTP   |             |
| POWER EN2         | 0x0002 | В    | OTP   | _           |
| POWER_EN3         | 0x0003 | В    | OTP   |             |
| POWER EN4         | 0x0003 | В    | OTP   |             |
| POWER_EN5         | 0x0005 | В    | OTP   |             |
| POWER SLP ENO     | 0x0006 | В    | ОТР   |             |
| POWER SLP EN1     | 0x0007 | В    | OTP   |             |
| POWER SLP EN2     | 0x0008 | В    | OTP   |             |
| POWER_DISCHRG_EN0 | 0x0009 | В    | 0xff  |             |
| POWER DISCHRG EN1 | 0x000a | В    | 0xdf  |             |
| POWER_DISCHRG_EN2 | 0x000b | В    | 0x3f  |             |
| BUCK FB CONFIG    | 0x000c | В    | 0x01  |             |
| SLP LP CONFIG     | 0x000d | В    | 0x00  |             |
| POWER FPWM ENO    | 0x000e | В    | 0x00  |             |
| POWER FPWM EN1    | 0x000f | В    | 0x00  |             |
| BUCK1 CONFIG      | 0x0010 | В    | 0x64  |             |
| BUCK2 CONFIG      | 0x0011 | В    | 0x64  |             |
| BUCK3 CONFIG      | 0x0012 | В    | 0x64  |             |
| BUCK4 CONFIG      | 0x0013 | В    | 0x64  |             |
| BUCK5 CONFIG      | 0x0014 | В    | 0x64  |             |
| BUCK6 CONFIG      | 0x0015 | В    | 0x64  |             |
| BUCK7 CONFIG      | 0x0016 | В    | 0x64  |             |
| BUCK8 CONFIG      | 0x0017 | В    | 0x64  |             |
| BUCK9 CONFIG      | 0x0018 | В    | 0x64  |             |
| BUCK10 CONFIG     | 0x0019 | В    | 0x64  |             |
| BUCK1 ON VSEL     | 0x001a | В    | OTP   |             |
| BUCK2_ON_VSEL     | 0x001b | В    | OTP   |             |
| BUCK3 ON VSEL     | 0x001c | В    | OTP   |             |
| BUCK4 ON VSEL     | 0x001d | В    | OTP   |             |
| BUCK5_ON_VSEL     | 0x001e | В    | OTP   |             |
| BUCK6 ON VSEL     | 0x001f | В    | OTP   |             |
| BUCK7 ON VSEL     | 0x0020 | В    | OTP   |             |
| BUCK8 ON VSEL     | 0x0021 | В    | OTP   |             |
| BUCK9_ON_VSEL     | 0x0022 | В    | OTP   |             |
| BUCK10_ON_VSEL    | 0x0023 | В    | OTP   |             |
| BUCK1_SLP_VSEL    | 0x0024 | В    | OTP   |             |
| BUCK2_SLP_VSEL    | 0x0025 | В    | OTP   |             |
| BUCK3_SLP_VSEL    | 0x0026 | В    | OTP   |             |
| BUCK4_SLP_VSEL    | 0x0027 | В    | OTP   |             |
| BUCK5_SLP_VSEL    | 0x0028 | В    | OTP   |             |
| BUCK6_SLP_VSEL    | 0x0029 | В    | OTP   |             |
| BUCK7_SLP_VSEL    | 0x002a | В    | OTP   |             |
| BUCK8_SLP_VSEL    | 0x002b | В    | OTP   |             |
| BUCK9_SLP_VSEL    | 0x002c | В    | OTP   |             |
| BUCK10_SLP_VSEL   | 0x002d | В    | OTP   |             |
| BUCK_DEBUG13      | 0x003c | В    | 0x44  |             |

| Name Off           | fset | Ciza | Reset |                                         |
|--------------------|------|------|-------|-----------------------------------------|
| I I                |      | Size | Value | Description                             |
| BUCK_DEBUG14 0x0   | 003d | В    | 0x44  |                                         |
|                    |      | В    | 0x44  |                                         |
| _                  |      | В    | 0x44  |                                         |
|                    |      | В    | 0x44  |                                         |
| _                  |      | В    | 0x00  |                                         |
| _                  |      | В    | OTP   |                                         |
|                    |      | В    | OTP   | * * * * * * * * * * * * * * * * * * * * |
|                    |      | В    | OTP   |                                         |
|                    |      | В    | OTP   |                                         |
|                    |      | В    | OTP   |                                         |
|                    |      | В    | 0x00  |                                         |
|                    |      | В    | OTP   |                                         |
|                    |      | В    |       |                                         |
|                    |      |      | OTP   |                                         |
|                    |      | В    | OTP   |                                         |
|                    | _    | В    | OTP   |                                         |
|                    |      | В    | OTP   |                                         |
|                    |      | В    | OTP   |                                         |
|                    |      | В    | 0x80  |                                         |
|                    |      | В    | 0x62  |                                         |
|                    |      | В    | OTP   |                                         |
|                    |      | В    | 0x00  |                                         |
| _                  |      | В    | 0x0c  |                                         |
|                    |      | В    | 0x00  |                                         |
|                    |      | В    | 0x00  |                                         |
|                    |      | В    | 0x88  |                                         |
|                    |      | В    | 0x08  |                                         |
|                    |      | В    | 0x00  |                                         |
| VSEL_CTR_SEL4 0x0  | 0068 | В    | 0x00  |                                         |
|                    | 0069 | В    | 0x00  |                                         |
| DVS_CTRL_SEL0 0x0  | 006a | В    | 0x00  |                                         |
|                    | 006b | В    | 0x00  |                                         |
| DVS_CTRL_SEL2 0x0  | 006c | В    | 0x00  |                                         |
|                    | 006d | В    | 0x00  |                                         |
| DVS_CTRL_SEL3 0x0  | 006e | В    | 0x00  |                                         |
| DVS_START_CTRL 0x0 | 0070 | В    | 0x00  |                                         |
| PWRCTRL_GPIO 0x0   | 0071 | В    | 0x00  |                                         |
| SYS_CFG3 0x0       | 0072 | В    | 0x00  |                                         |
| WDT_REG 0x0        | 0073 | В    | 0x00  |                                         |

|                               |        |      | Reset        |             |
|-------------------------------|--------|------|--------------|-------------|
| Name                          | Offset | Size | Value        | Description |
| ON_SOURCE                     | 0x0074 | В    | 0x00         |             |
| OFF SOURCE                    | 0x0075 | В    | 0x00         |             |
| _                             |        |      | 0x06         |             |
| PWRON_KEY                     | 0x0076 | В    | bit7: OTP    |             |
| INT STS0                      | 0x0077 | В    | 0x00         |             |
| INT MSK0                      | 0x0078 | В    | 0x00         |             |
| INT STS1                      | 0x0079 | В    | 0x00         |             |
| INT MSK1                      | 0x007a | В    | 0x00         |             |
| GPIO INT CONFIG               | 0x007b | В    | 0x02         |             |
| DATA REGO                     | 0x007c | В    | 0x00         |             |
| DATA REG1                     | 0x007d | В    | 0x00         |             |
| DATA REG2                     | 0x007e | В    | 0x00         |             |
| DATA REG3                     | 0x007f | В    | 0x00         |             |
| DATA REG4                     | 0x0080 | В    | 0x00         |             |
| DATA REG5                     | 0x0081 | В    | 0x00         |             |
| DATA_REGS                     | 0x0081 | В    | 0x00         |             |
| DATA_REG7                     | 0x0083 | В    | 0x00         |             |
| DATA REG8                     | 0x0084 | В    | 0x00         |             |
| DATA REG9                     | 0x0085 | В    | 0x00         |             |
| DATA_REG10                    | 0x0086 | В    | 0x00         |             |
| DATA_REG10                    | 0x0087 | В    | 0x00         |             |
| DATA_REG11                    | 0x0088 | В    | 0x00         |             |
| DATA_REG12                    | 0x0089 | В    | 0x00         |             |
| DATA_REG15                    | 0x0083 | В    | 0x00         |             |
| DATA_REG15                    | 0x008b | В    | 0x00         |             |
| BUCK_SEQ_REG0                 | 0x000B | В    | 0x00         |             |
| BUCK SEQ REG1                 | 0x00B2 | В    | 0x00         |             |
| BUCK_SEQ_REG2                 | 0x00B3 | В    | 0x00         |             |
| BUCK_SEQ_REG3                 | 0x00B5 | В    | 0x00         |             |
| DUCK CEO DECA                 | 0x00B5 | В    | 0x00         |             |
| BUCK_SEQ_REG5                 | 0x00B0 | В    | 0x00         |             |
| BUCK_SEQ_REG6                 | 0x00B7 | _    | 0x00         |             |
| BUCK_SEQ_REG7                 |        | В    | 0x00         |             |
| BUCK SEQ REG8                 | 0x00B9 | 1    | 0x00         |             |
| BUCK_SEQ_REG9                 | 0x00BA | 1    | 0x00         |             |
| BUCK SEQ REG10                | 0x00BC |      | 0x00         |             |
| BUCK_SEQ_REG11                | 0x00BC | 1    | 0x00         |             |
| BUCK SEQ REG12                | 0x00BE |      | 0x00         |             |
| BUCK SEQ REG13                | 0x00BE | 1    | 0x00         |             |
| BUCK SEQ REG14                |        | В    | 0x00         |             |
|                               | +      | В    |              |             |
| BUCK_SEQ_REG15 BUCK SEQ REG16 |        | В    | 0x00<br>0x00 |             |
|                               | +      | В    |              |             |
| BUCK_SEQ_REG17                |        |      | 0x00         |             |
| BACKUP_REG7                   | 0x00DC | 1    | 0x00         |             |
| BACKUP_REG6                   |        | В    | 0x00         |             |
| BACKUP_REG5                   | 0x00E7 | В    | 0x00         |             |
| BACKUP_REG1                   | 0x00E8 | В    | 0x00         |             |
| BACKUP_REG2                   | 0x00E9 | В    | 0x00         |             |
| BACKUP_REG3                   | 0x00EA | В    | 0x00         |             |
| BACKUP_REG4                   | 0x00EB | В    | 0x00         |             |
| BUCK_RSERVE_REG3              | 0x00FD | В    | 0x00         |             |
| BUCK_RSERVE_REG4              | 0x00FE | В    | 0x00         |             |

### **5.2 Register Description**

POWER\_EN0

Address: (0x00)

| Bit | Attr     | Reset Value                           | Description                              |
|-----|----------|---------------------------------------|------------------------------------------|
|     |          |                                       | BUCK4_EN_MASK                            |
|     |          |                                       | BUCK4_EN_MASK: MUST write them to "1" if |
| 7   | RW       | 0×0                                   | want to change corresponding BUCK4_EN    |
| /   | KVV      | UXU                                   | bit, The BUCK4_EN_MASK bits should be    |
|     |          |                                       | clear when BUCK4_EN bits have been       |
|     |          |                                       | written.                                 |
|     |          |                                       | BUCK3_EN_MASK                            |
|     |          |                                       | BUCK3_EN_MASK: MUST write them to "1" if |
| 6   | RW       | 0×0                                   | want to change corresponding BUCK3_EN    |
|     |          | OXO                                   | bit, The BUCK3_EN_MASK bits should be    |
|     |          |                                       | clear when BUCK3_EN bits have been       |
|     |          |                                       | written.                                 |
|     |          |                                       | BUCK2_EN_MASK                            |
|     |          |                                       | BUCK2_EN_MASK: MUST write them to "1" if |
| 5   | RW       | 0x0                                   | want to change corresponding BUCK2_EN    |
|     | KW OXO   | bit, The BUCK2_EN_MASK bits should be |                                          |
|     |          |                                       | clear when BUCK2_EN bits have been       |
|     |          |                                       | written.                                 |
|     |          |                                       | BUCK1_EN_MASK                            |
|     |          |                                       | BUCK1_EN_MASK: MUST write them to "1" if |
| 4   | RW       | 0x0                                   | want to change corresponding BUCK1_EN    |
|     |          |                                       | bit, The BUCK1_EN_MASK bits should be    |
|     |          |                                       | clear when BUCK1_EN bits have been       |
|     |          |                                       | written.                                 |
|     |          |                                       | BUCK4_EN                                 |
|     |          |                                       | BUCK4_EN: BUCK4 enable in active mode    |
| 3   | RW       | ОТР                                   | 1, Enable                                |
|     |          |                                       | 0, Disable                               |
|     |          |                                       | the default value is set by OTP          |
|     |          |                                       | BUCK3_EN                                 |
|     | 2 RW OTP |                                       | BUCK3_EN: BUCK3 enable in active mode    |
| 2   |          | ОТР                                   | 1, Enable                                |
| _   |          | 0, Disable                            |                                          |
|     |          | the default value is set by OTP       |                                          |
|     |          |                                       |                                          |

| Bit | Attr | Reset Value | Description                                                                                         |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------|
| 1   | RW   | ОТР         | BUCK2_EN BUCK2_EN: BUCK2 enable in active mode 1, Enable 0, Disable the default value is set by OTP |
| 0   | RW   | ОТР         | BUCK1_EN BUCK1_EN: BUCK1 enable in active mode 1, Enable 0, Disable the default value is set by OTP |

### **POWER\_EN1**Address: (0x01)

| s: (0x01 |         |                 |                                          |
|----------|---------|-----------------|------------------------------------------|
| Bit      | Attr    | Reset Value     | Description                              |
|          |         |                 | BUCK8_EN_MASK                            |
|          |         |                 | BUCK8_EN_MASK: MUST write them to "1" if |
| 7        | RW      | 0x0             | want to change corresponding BUCK8_EN    |
|          |         |                 | bit, The BUCK8_EN_MASK bits should be    |
|          |         |                 | clear when BUCK8_EN bits have been       |
|          |         |                 | written.                                 |
|          |         |                 | BUCK7_EN_MASK                            |
|          |         |                 | BUCK7_EN_MASK: MUST write them to "1" if |
| 6        | RW      | 0×0             | want to change corresponding BUCK7_EN    |
|          | IXVV    | OXO .           | bit, The BUCK7_EN_MASK bits should be    |
|          |         | <b>*</b> . (()) | clear when BUCK7_EN bits have been       |
|          |         |                 | written.                                 |
|          | 4       | 0×0             | BUCK6_EN_MASK                            |
|          |         |                 | BUCK6_EN_MASK: MUST write them to "1" if |
| 5        | RW      |                 | want to change corresponding BUCK6_EN    |
|          |         |                 | bit, The BUCK6_EN_MASK bits should be    |
|          |         |                 | clear when BUCK6_EN bits have been       |
|          |         |                 | written.                                 |
|          |         |                 | BUCK5_EN_MASK                            |
|          |         |                 | BUCK5_EN_MASK: MUST write them to "1" if |
| 4        | RW      | 0x0             | want to change corresponding BUCK5_EN    |
|          | 1200    | OXO .           | bit, The BUCK5_EN_MASK bits should be    |
|          |         |                 | clear when BUCK5_EN bits have been       |
|          |         |                 | written.                                 |
|          | 3 RW OT |                 | BUCK8_EN                                 |
|          |         |                 | BUCK8_EN: BUCK8 enable in active mode    |
| 3        |         | ОТР             | 1, Enable                                |
|          |         |                 | 0, Disable                               |
|          |         |                 | the default value is set by OTP          |
|          |         |                 |                                          |

| Bit | Attr | Reset Value | Description                                                                                         |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------|
| 2   | RW   | ОТР         | BUCK7_EN BUCK7_EN: BUCK7 enable in active mode 1, Enable 0, Disable the default value is set by OTP |
| 1   | RW   | ОТР         | BUCK6_EN BUCK6_EN: BUCK6 enable in active mode 1, Enable 0, Disable the default value is set by OTP |
| 0   | RW   | ОТР         | BUCK5_EN BUCK5_EN: BUCK5 enable in active mode 1, Enable 0, Disable the default value is set by OTP |

POWER\_EN2
Address: (0x02)

| ss: (0x02 | 1        | T                                        |                                           |
|-----------|----------|------------------------------------------|-------------------------------------------|
| Bit       | Attr     | Reset Value                              | Description                               |
| 7:6       | RW 0x0   | RESV                                     |                                           |
| 7.0       | IXVV     | 0.00                                     | RESV:Reserve                              |
|           |          |                                          | BUCK10_EN_MASK                            |
|           |          |                                          | BUCK10_EN_MASK: MUST write them to "1"    |
| 5         | RW       | 0x0                                      | if want to change corresponding BUCK10_EN |
|           | IX V V   | OXO                                      | bit, The BUCK10_EN_MASK bits should be    |
|           |          |                                          | clear when BUCK10_EN bits have been       |
|           |          | written.                                 |                                           |
|           |          |                                          | BUCK9_EN_MASK                             |
|           | RW 0x0   | BUCK9_EN_MASK: MUST write them to "1" if |                                           |
| 4         |          | 0×0                                      | want to change corresponding BUCK9_EN     |
| 4         | KVV      | UXU                                      | bit, The BUCK9_EN_MASK bits should be     |
|           |          |                                          | clear when BUCK9_EN bits have been        |
|           |          |                                          | written.                                  |
| 3:2       | RW       | 0×0                                      | RESV                                      |
| 3.2       | KVV      | UXU                                      | RESV:Reserve                              |
|           |          |                                          | BUCK10_EN                                 |
|           |          |                                          | BUCK10_EN: BUCK10 enable in active mode   |
| 1         | 1 RW OTP | OTP                                      | 1, Enable                                 |
|           |          |                                          | 0, Disable                                |
|           |          |                                          | the default value is set by OTP           |

| Bit | Attr | Reset Value | Description                           |
|-----|------|-------------|---------------------------------------|
|     |      |             | BUCK9_EN                              |
|     |      |             | BUCK9_EN: BUCK9 enable in active mode |
| 0   | RW   | ОТР         | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by OTP       |

**POWER\_EN3**Address: (0x03)

| Bit | Attr   | Reset Value  | Description                              |
|-----|--------|--------------|------------------------------------------|
|     |        |              | NLDO4_EN_MASK                            |
|     |        |              | NLDO4_EN_MASK: MUST write them to "1" if |
| 7   | RW     | 0×0          | want to change corresponding NLDO4_EN    |
| 7   | KVV    | UXU          | bit, The NLDO4_EN_MASK bits should be    |
|     |        |              | clear when NLDO4_EN bits have been       |
|     |        |              | written.                                 |
|     |        |              | NLDO3_EN_MASK                            |
|     |        |              | NLDO3_EN_MASK: MUST write them to "1" if |
| 6   | RW     | 0×0          | want to change corresponding NLDO3_EN    |
| 0   | KVV    | UXU          | bit, The NLDO3_EN_MASK bits should be    |
|     |        |              | clear when NLDO3_EN bits have been       |
|     |        |              | written.                                 |
|     | 5 RW 0 | W 0x0        | NLDO2_EN_MASK                            |
|     |        |              | NLDO2_EN_MASK: MUST write them to "1" if |
| 5   |        |              | want to change corresponding NLDO2_EN    |
|     |        |              | bit, The NLDO2_EN_MASK bits should be    |
|     |        |              | clear when NLDO2_EN bits have been       |
|     |        | <b>*</b> ( ) | written.                                 |
|     |        |              | NLDO1_EN_MASK                            |
|     |        |              | NLDO1_EN_MASK: MUST write them to "1" if |
| 4   | RW     | 0x0          | want to change corresponding NLDO1_EN    |
| •   |        | oxo .        | bit, The NLDO1_EN_MASK bits should be    |
|     |        |              | clear when NLDO1_EN bits have been       |
|     |        |              | written.                                 |
|     |        |              | NLDO4_EN                                 |
|     |        |              | NLDO4_EN: NLDO4 enable in active mode    |
| 3   | RW     | OTP          | 1, Enable                                |
|     |        |              | 0, Disable                               |
|     |        |              | the default value is set by OTP          |
|     | 2 RW O |              | NLDO3_EN                                 |
|     |        | W OTP        | NLDO3_EN: NLDO3 enable in active mode    |
| 2   |        |              | 1, Enable                                |
|     |        |              | 0, Disable                               |
|     |        |              | the default value is set by OTP          |

| Bit | Attr | Reset Value | Description                           |
|-----|------|-------------|---------------------------------------|
|     |      |             | NLDO2_EN                              |
|     |      |             | NLDO2_EN: NLDO2 enable in active mode |
| 1   | RW   | OTP         | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by OTP       |
|     |      |             | NLDO1_EN                              |
|     |      |             | NLDO1_EN: NLDO1 enable in active mode |
| 0   | RW   | ОТР         | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by OTP       |

### POWER\_EN4

Address: (0x04)

| Bit | Attr | Reset Value | Description                                                                                                                                                                    |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | RW   | 0x0         | PLDO3_EN_MASK PLDO3_EN_MASK: MUST write them to "1" if want to change corresponding PLDO3_EN bit, The PLDO3_EN_MASK bits should be clear when PLDO3_EN bits have been written. |
| 6   | RW   | 0x0         | PLDO2_EN_MASK PLDO2_EN_MASK: MUST write them to "1" if want to change corresponding PLDO2_EN bit, The PLDO2_EN_MASK bits should be clear when PLDO2_EN bits have been written. |
| 5   | RW   | 0x0         | PLDO1_EN_MASK PLDO1_EN_MASK: MUST write them to "1" if want to change corresponding PLDO1_EN bit, The PLDO1_EN_MASK bits should be clear when PLDO1_EN bits have been written. |
| 4   | RW   | 0x0         | PLDO6_EN_MASK PLDO6_EN_MASK: MUST write them to "1" if want to change corresponding PLDO6_EN bit, The PLDO6_EN_MASK bits should be clear when PLDO6_EN bits have been written. |
| 3   | RW   | ОТР         | PLDO3_EN PLDO3_EN: PLDO3 enable in active mode 1, Enable 0, Disable the default value is set by OTP                                                                            |

| Bit | Attr | Reset Value | Description                           |
|-----|------|-------------|---------------------------------------|
|     |      |             | PLDO2_EN                              |
|     |      |             | PLDO2_EN: PLDO2 enable in active mode |
| 2   | RW   | ОТР         | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by OTP       |
|     |      |             | PLDO1_EN                              |
|     |      |             | PLDO1_EN: PLDO1 enable in active mode |
| 1   | RW   | ОТР         | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by OTP       |
|     |      |             | PLDO6_EN                              |
|     |      |             | PLDO6_EN: PLDO6 enable in active mode |
| 0   | RW   | ОТР         | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by OTP       |

#### POWER\_EN5

Address: (0x05)

| Bit | Attr | Reset Value | Description                                            |
|-----|------|-------------|--------------------------------------------------------|
| 7   | DW   | 00          | RESV                                                   |
| /   | RW   | 0x0         | RESV:Reserve                                           |
|     |      |             | NLDO5_EN_MASK                                          |
|     |      |             | NLDO5_EN_MASK: MUST write them to "1" if               |
| 6   | RW   | 0×0         | want to change corresponding NLDO5_EN                  |
|     |      | OXO         | bit, The NLDO5_EN_MASK bits should be                  |
|     |      |             | clear when NLDO5_EN bits have been                     |
|     |      | <b>*</b> (  | written.                                               |
|     |      |             | PLDO5_EN_MASK                                          |
|     |      |             | PLDO5_EN_MASK: MUST write them to "1" if               |
| 5   | RW   | 0x0         | want to change corresponding PLDO5_EN                  |
| 4   |      |             | bit, The PLDO5_EN_MASK bits should be                  |
|     |      |             | clear when PLDO5_EN bits have been                     |
|     |      |             | written.                                               |
|     |      |             | PLDO4_EN_MASK PLDO4_EN_MASK: MUST write them to "1" if |
|     |      |             | want to change corresponding PLDO4_EN                  |
| 4   | RW   | 0x0         | bit, The PLDO4_EN_MASK bits should be                  |
|     |      |             | clear when PLDO4 EN bits have been                     |
|     |      |             | written.                                               |
| _   |      |             | RESV                                                   |
| 3   | RW   | 0x0         | RESV:Reserve                                           |
|     |      |             | NLDO5_EN                                               |
|     |      |             | NLDO5_EN: NLDO5 enable in active mode                  |
| 2   | RW   | OTP         | 1, Enable                                              |
|     |      |             | 0, Disable                                             |
|     |      |             | the default value is set by OTP                        |

| Bit | Attr | Reset Value | Description                           |
|-----|------|-------------|---------------------------------------|
|     |      |             | PLDO5_EN                              |
|     |      |             | PLDO5_EN: PLDO5 enable in active mode |
| 1   | RW   | OTP         | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by OTP       |
|     |      |             | PLDO4_EN                              |
|     |      |             | PLDO4_EN: PLDO4 enable in active mode |
| 0   | RW   | ОТР         | 1, Enable                             |
|     |      |             | 0, Disable                            |
|     |      |             | the default value is set by OTP       |

# **POWER\_SLP\_EN0** Address: (0x06)

| s: (0x06 |       |             |                                     |
|----------|-------|-------------|-------------------------------------|
| Bit      | Attr  | Reset Value | Description                         |
|          |       |             | BUCK8_SLP_EN                        |
|          |       |             | BUCK8_SLP_EN: BUCK8 enable in SLEEP |
| 7        | RW    | ОТР         | mode                                |
| ,        |       |             | 1, Enable                           |
|          |       |             | 0, Disable                          |
|          |       |             | the default value is set by otp     |
|          |       |             | BUCK7_SLP_EN                        |
|          |       |             | BUCK7_SLP_EN: BUCK7 enable in SLEEP |
| 6        | RW    | ОТР         | mode                                |
| 0        | KVV   | OTP         | 1, Enable                           |
|          |       |             | 0, Disable                          |
|          |       |             | the default value is set by otp     |
|          |       | <b>*</b>    | BUCK6_SLP_EN                        |
|          |       |             | BUCK6_SLP_EN: BUCK6 enable in SLEEP |
| 5        | RW    | OTD         | mode                                |
| 5        | KVV   | OTP         | 1, Enable                           |
|          |       |             | 0, Disable                          |
|          |       |             | the default value is set by otp     |
|          |       |             | BUCK5_SLP_EN                        |
|          |       |             | BUCK5_SLP_EN: BUCK5 enable in SLEEP |
| 4        | RW    | ОТР         | mode                                |
| 4        | KVV   | OTP         | 1, Enable                           |
|          |       |             | 0, Disable                          |
|          |       |             | the default value is set by otp     |
|          |       |             | BUCK4_SLP_EN                        |
|          |       |             | BUCK4_SLP_EN: BUCK4 enable in SLEEP |
| 3        | RW    | OTP         | mode                                |
| 3        | IV VV | V OTP       | 1, Enable                           |
|          |       |             | 0, Disable                          |
|          |       |             | the default value is set by otp     |

| Bit | Attr  | Reset Value | Description                         |
|-----|-------|-------------|-------------------------------------|
|     |       |             | BUCK3_SLP_EN                        |
|     |       |             | BUCK3_SLP_EN: BUCK3 enable in SLEEP |
| 2   | RW    | ОТР         | mode                                |
| 2   | I V V |             | 1, Enable                           |
|     |       |             | 0, Disable                          |
|     |       |             | the default value is set by otp     |
|     |       | ОТР         | BUCK2_SLP_EN                        |
|     |       |             | BUCK2_SLP_EN: BUCK2 enable in SLEEP |
| 1   | RW    |             | mode                                |
| *   | KVV   |             | 1, Enable                           |
|     |       |             | 0, Disable                          |
|     |       |             | the default value is set by otp     |
|     |       | ОТР         | BUCK1_SLP_EN                        |
|     |       |             | BUCK1_SLP_EN: BUCK1 enable in SLEEP |
| 0   | RW    |             | mode                                |
|     | KVV   |             | 1, Enable                           |
|     |       |             | 0, Disable                          |
|     |       |             | the default value is set by otp     |

# **POWER\_SLP\_EN1**Address: (0x07)

| Bit | Attr | Reset Value                                       | Description                           |
|-----|------|---------------------------------------------------|---------------------------------------|
|     |      |                                                   | BUCK10_SLP_EN                         |
|     |      |                                                   | BUCK10_SLP_EN: BUCK10 enable in SLEEP |
| 7   | RW   | ОТР                                               | mode                                  |
| /   | IXVV |                                                   | 1, Enable                             |
|     |      |                                                   | 0, Disable                            |
|     |      | $\langle \langle \langle \rangle \rangle \rangle$ | the default value is set by otp       |
|     |      |                                                   | BUCK9_SLP_EN                          |
|     |      | ОТР                                               | BUCK9_SLP_EN: BUCK9 enable in SLEEP   |
| 6   | RW   |                                                   | mode                                  |
|     |      |                                                   | 1, Enable                             |
|     |      |                                                   | 0, Disable                            |
|     |      |                                                   | the default value is set by otp       |
| 5   | RW   | ОТР                                               | RESV                                  |
|     | IXVV |                                                   | RESV:Reserve                          |
|     |      |                                                   | NLDO5_SLP_EN                          |
|     |      | ОТР                                               | NLDO5_SLP_EN: NLDO5 enable in SLEEP   |
| 4   | RW   |                                                   | mode                                  |
| 7   |      |                                                   | 1, Enable                             |
|     |      |                                                   | 0, Disable                            |
|     |      |                                                   | the default value is set by otp       |

| Bit | Attr | Reset Value | Description                         |
|-----|------|-------------|-------------------------------------|
|     |      |             | NLDO4_SLP_EN                        |
|     |      |             | NLDO4_SLP_EN: NLDO4 enable in SLEEP |
| 3   | RW   | ОТР         | mode                                |
| 3   | KVV  | OTF         | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |
|     |      |             | NLDO3_SLP_EN                        |
|     |      |             | NLDO3_SLP_EN: NLDO3 enable in SLEEP |
| 2   | RW   | ОТР         | mode                                |
| _   |      |             | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |
|     |      |             | NLDO2_SLP_EN                        |
|     |      |             | NLDO2_SLP_EN: NLDO2 enable in SLEEP |
| 1   | RW   | ОТР         | mode                                |
|     |      |             | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |
|     |      |             | NLDO1_SLP_EN                        |
| 0   |      | ОТР         | NLDO1_SLP_EN: NLDO1 enable in SLEEP |
|     | RW   |             | mode                                |
|     |      |             | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |

# **POWER\_SLP\_EN2** Address: (0x08)

| Bit | Attr | Reset Value | Description                         |
|-----|------|-------------|-------------------------------------|
| 7:6 | DW   | 00          | RESV                                |
| 7.0 | RW   | 0x0         | RESV:Reserve                        |
|     |      |             | PLDO5_SLP_EN                        |
|     |      |             | PLDO5_SLP_EN: PLDO5 enable in SLEEP |
| 5   | RW   | ОТР         | mode                                |
| 3   | KVV  | OTP         | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |
|     |      |             | PLDO4_SLP_EN                        |
|     |      | V OTP       | PLDO4_SLP_EN: PLDO4 enable in SLEEP |
| 4   | RW   |             | mode                                |
| 4   | KVV  |             | 1, Enable                           |
|     |      |             | 0, Disable                          |
|     |      |             | the default value is set by otp     |

| Bit | Attr   | Reset Value | Description                         |
|-----|--------|-------------|-------------------------------------|
|     |        |             | PLDO3_SLP_EN                        |
|     |        |             | PLDO3_SLP_EN: PLDO3 enable in SLEEP |
| 3   | RW     | ОТР         | mode                                |
| ٦   | IX V V | OTF         | 1, Enable                           |
|     |        |             | 0, Disable                          |
|     |        |             | the default value is set by otp     |
|     |        |             | PLDO2_SLP_EN                        |
|     |        |             | PLDO2_SLP_EN: PLDO2 enable in SLEEP |
| 2   | RW     | ОТР         | mode                                |
|     |        |             | 1, Enable                           |
|     |        |             | 0, Disable                          |
|     |        |             | the default value is set by otp     |
|     |        |             | PLDO1_SLP_EN                        |
|     |        |             | PLDO1_SLP_EN: PLDO1 enable in SLEEP |
| 1   | RW     | V OTP       | mode                                |
|     |        |             | 1, Enable                           |
|     |        |             | 0, Disable                          |
|     |        |             | the default value is set by otp     |
|     |        |             | PLDO6_SLP_EN                        |
| 0   |        |             | PLDO6_SLP_EN: PLDO6 enable in SLEEP |
|     | RW     | ОТР         | mode                                |
|     |        |             | 1, Enable                           |
|     |        |             | 0, Disable                          |
|     |        |             | the default value is set by otp     |

# **POWER\_DISCHRG\_EN0** Address: (0x09)

| Bit | Attr | <b>Reset Value</b> | Description                      |
|-----|------|--------------------|----------------------------------|
|     |      |                    | BUCK8_DISCHG_EN                  |
| 7   | RW   | 0x1                | BUCK8_DISCHG_EN: BUCK8 discharge |
| /   | KVV  | UXI                | enable when the channel is off   |
|     |      |                    | 0: Disable 1:enable              |
|     |      |                    | BUCK7_DISCHG_EN                  |
| 6   | RW   | 0×1                | BUCK7_DISCHG_EN: BUCK7 discharge |
| 6   | KVV  | UXI                | enable when the channel is off   |
|     |      |                    | 0: Disable 1:enable              |
|     |      | W 0x1              | BUCK6_DISCHG_EN                  |
| 5   | DW   |                    | BUCK6_DISCHG_EN: BUCK6 discharge |
| 5   | KVV  |                    | enable when the channel is off   |
|     |      |                    | 0: Disable 1:enable              |
|     |      | 0x1                | BUCK5_DISCHG_EN                  |
| 4   | RW   |                    | BUCK5_DISCHG_EN: BUCK5 discharge |
|     | KVV  |                    | enable when the channel is off   |
|     |      |                    | 0: Disable 1:enable              |

| Bit | Attr | Reset Value | Description                      |
|-----|------|-------------|----------------------------------|
|     |      |             | BUCK4_DISCHG_EN                  |
| 3   | RW   | 0×1         | BUCK4_DISCHG_EN: BUCK4 discharge |
| 3   | KVV  | OXI         | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |
|     |      |             | BUCK3_DISCHG_EN                  |
| 2   | RW   | 0v1         | BUCK3_DISCHG_EN: BUCK3 discharge |
| 2   | KVV  | 0×1         | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |
|     | RW   | V 0x1       | BUCK2_DISCHG_EN                  |
| 1   |      |             | BUCK2_DISCHG_EN: BUCK2 discharge |
| 1   |      |             | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |
|     | RW   | 0x1         | BUCK1_DISCHG_EN                  |
| 0   |      |             | BUCK1_DISCHG_EN: BUCK1 discharge |
|     |      |             | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |

# **POWER\_DISCHRG\_EN1** Address: (0x0a)

| Bit | Attr   | Reset Value | Description                        |
|-----|--------|-------------|------------------------------------|
|     |        |             | BUCK10_DISCHG_EN                   |
| 7   | RW     | 0×1         | BUCK10_DISCHG_EN: BUCK10 discharge |
| /   | IX V V | OXI         | enable when the channel is off     |
|     |        |             | 0: Disable 1:enable                |
|     |        |             | BUCK9_DISCHG_EN                    |
| 6   | RW     | 0×1         | BUCK9_DISCHG_EN: BUCK9 discharge   |
| O   | KVV    | OXI         | enable when the channel is off     |
|     |        |             | 0: Disable 1:enable                |
| 5   | DW     | 0x0         | RESV                               |
| 5   | RW     |             | RESV:Reserve                       |
|     | RW     | 0x1         | NLDO5_DISCHG_EN                    |
| 4   |        |             | NLDO5_DISCHG_EN: NLDO5 discharge   |
| 4   |        |             | enable when the channel is off     |
|     |        |             | 0: Disable 1:enable                |
|     | RW     | 0x1         | NLDO4_DISCHG_EN                    |
| 3   |        |             | NLDO4_DISCHG_EN: NLDO4 discharge   |
| 3   |        |             | enable when the channel is off     |
|     |        |             | 0: Disable 1:enable                |
| 2   |        | 0×1         | NLDO3_DISCHG_EN                    |
|     | RW     |             | NLDO3_DISCHG_EN: NLDO3 discharge   |
|     |        |             | enable when the channel is off     |
|     |        |             | 0: Disable 1:enable                |

| Bit | Attr | Reset Value | Description                      |
|-----|------|-------------|----------------------------------|
|     |      | 0x1         | NLDO2_DISCHG_EN                  |
| 1   | RW   |             | NLDO2_DISCHG_EN: NLDO2 discharge |
| 1   | KVV  |             | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |
|     | RW   |             | NLDO1_DISCHG_EN                  |
|     |      |             | NLDO1_DISCHG_EN: NLDO1 discharge |
| U   |      |             | enable when the channel is off   |
|     |      |             | 0: Disable 1:enable              |

### POWER\_DISCHRG\_EN2

Address: (0x0b)

| Bit | Attr  | Reset Value | Description                      |
|-----|-------|-------------|----------------------------------|
| 7.6 | DW    | 00          | RESV                             |
| 7:6 | RW    | 0×0         | RESV:Reserve                     |
|     |       |             | PLDO6_DISCHG_EN                  |
| 5   | RW    | 0.41        | PLDO6_DISCHG_EN: PLDO6 discharge |
| 5   | KVV   | 0×1         | enable when the channel is off   |
|     |       |             | 0: Disable 1:enable              |
|     |       |             | PLDO5_DISCHG_EN                  |
| 4   | RW    | 0×1         | PLDO5_DISCHG_EN: PLDO5 discharge |
| 4   | KVV   | UXI         | enable when the channel is off   |
|     |       |             | 0: Disable 1:enable              |
|     |       | 0x1         | PLDO4_DISCHG_EN                  |
| 3   | RW    |             | PLDO4_DISCHG_EN: PLDO4 discharge |
| 3   | IK VV |             | enable when the channel is off   |
|     |       |             | 0: Disable 1:enable              |
|     | RW    | 0x1         | PLDO3_DISCHG_EN                  |
| 2   |       |             | PLDO3_DISCHG_EN: PLDO3 discharge |
| 2   |       |             | enable when the channel is off   |
|     |       |             | 0: Disable 1:enable              |
|     |       |             | PLDO2_DISCHG_EN                  |
| 1   | RW    | 0x1         | PLDO2_DISCHG_EN: PLDO2 discharge |
| 1   | KVV   |             | enable when the channel is off   |
|     |       |             | 0: Disable 1:enable              |
|     |       |             | PLDO1_DISCHG_EN                  |
| 0   | RW    | 0×1         | PLDO1_DISCHG_EN: PLDO1 discharge |
| U   |       |             | enable when the channel is off   |
|     |       |             | 0: Disable 1:enable              |

### **BUCK\_FB\_CONFIG** Address: (0x0c)

| Bit | Attr | Reset Value | Description                             |
|-----|------|-------------|-----------------------------------------|
|     | RW   | 0×0         | BUCK10_LP_EN                            |
| 7   |      |             | BUCK10_LP_EN: Low power function enable |
| '   |      |             | bit of BUCK10                           |
|     |      |             | 0: disable 1:enable                     |

| Bit | Attr | Reset Value | Description                             |
|-----|------|-------------|-----------------------------------------|
|     |      |             | BUCK9_LP_EN                             |
| 6   | RW   | 0×0         | BUCK9_LP_EN: Low power function enable  |
| O   | KVV  | UXU         | bit of BUCK9                            |
|     |      |             | 0: disable 1:enable                     |
| 5   | RW   | 0×0         | RESV                                    |
| 5   | KVV  | UXU         | RESV:Reserve                            |
|     |      |             | PLDO_SLP_LP_EN                          |
| 4   | RW   | 0×0         | PLDO_SLP_LP_EN: Low power function      |
| 4   | KVV  | UXU         | enable bit of PLDO                      |
|     |      |             | 0: disable 1:enable                     |
|     |      | 0x0         | NLDO_SLP_LP_EN                          |
| 2   | RW   |             | NLDO_SLP_LP_EN: Low power function      |
| 3   | KVV  |             | enable bit of NLDO                      |
|     |      |             | 0: disable 1:enable                     |
|     |      |             | BK_LDO3V_LPEN                           |
| 2   | RW   | 0.0         | BUCK3_LP_EN: Low power function enable  |
| 2   | KVV  | 0x0         | bit of 3VLDO                            |
|     |      |             | 0: disable 1:enable                     |
|     |      |             | BK_LDO3V_BPEN                           |
| 1   | DW   | 0.40        | BK_LDO3V_BPEN: 3V LDO disable and short |
| 1   | KVV  | RW 0x0      | to VDD enable bit                       |
|     |      |             | 0: disable 1:enable                     |
|     |      |             | BK_LDO3V_EN                             |
| 0   | RW   | 0X1         | BK_LDO3V_EN: enable bit of BK_LDO3V     |
|     |      |             | 0: disable 1:enable                     |

## **SLP\_LP\_CONFIG** Address: (0x0d)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
|     |      |                    | BUCK8_LP_EN                            |
| 7   | RW   | 0×0                | BUCK8_LP_EN: Low power function enable |
|     | KW   | UXU                | bit of BUCK8                           |
|     |      |                    | 0: disable 1:enable                    |
|     |      |                    | BUCK7_LP_EN                            |
| 6   | RW   | 0x0                | BUCK7_LP_EN: Low power function enable |
|     | KVV  | UXU                | bit of BUCK7                           |
|     |      |                    | 0: disable 1:enable                    |
|     |      | 0×0                | BUCK6_LP_EN                            |
| 5   | RW   |                    | BUCK6_LP_EN: Low power function enable |
|     |      |                    | bit of BUCK6                           |
|     |      |                    | 0: disable 1:enable                    |
|     | RW   | 0x0                | BUCK5_LP_EN                            |
| 4   |      |                    | BUCK5_LP_EN: Low power function enable |
|     |      |                    | bit of BUCK5                           |
|     |      |                    | 0: disable 1:enable                    |

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | BUCK4_LP_EN                            |
| 3   | RW   | 0×0         | BUCK4_LP_EN: Low power function enable |
| 3   | INVV | 0.00        | bit of BUCK4                           |
|     |      |             | 0: disable 1:enable                    |
|     |      |             | BUCK3_LP_EN                            |
| 2   | RW   | 0x0         | BUCK3_LP_EN: Low power function enable |
| 2   | KVV  |             | bit of BUCK3                           |
|     |      |             | 0: disable 1:enable                    |
|     | RW   | 0x0         | BUCK2_LP_EN                            |
| 1   |      |             | BUCK2_LP_EN: Low power function enable |
| 1   |      |             | bit of BUCK2                           |
|     |      |             | 0: disable 1:enable                    |
|     | RW   | 0X1         | BUCK1_LP_EN                            |
|     |      |             | BUCK1_LP_EN: Low power function enable |
| 0   |      |             | bit of BUCK1                           |
|     |      |             | 0: disable 1:enable                    |

## **POWER\_FPWM\_EN0** Address: (0x0e)

| Bit | Attr | Reset Value     | Description                        |
|-----|------|-----------------|------------------------------------|
|     |      |                 | BUCK8_ON_FPWM                      |
|     |      |                 | BUCK8_ON_FPWM: BUCK8 Forced PWM    |
| 7   | RW   | 0x0             | mode selection                     |
|     |      |                 | 1, Forced PWM mode in active mode; |
|     |      |                 | 0, PWM/PFM auto change mode        |
|     |      |                 | BUCK7_ON_FPWM                      |
|     |      | <b>*</b> , *( ) | BUCK7_ON_FPWM: BUCK7 Forced PWM    |
| 6   | RW   | 0x0             | mode selection                     |
|     |      |                 | 1, Forced PWM mode in active mode; |
|     |      |                 | 0, PWM/PFM auto change mode        |
|     |      |                 | BUCK6_ON_FPWM                      |
|     |      |                 | BUCK6_ON_FPWM: BUCK6 Forced PWM    |
| 5   | RW   | 0x0             | mode selection                     |
|     |      |                 | 1, Forced PWM mode in active mode; |
|     |      |                 | 0, PWM/PFM auto change mode        |
|     | ′    |                 | BUCK5_ON_FPWM                      |
|     |      |                 | BUCK5_ON_FPWM: BUCK5 Forced PWM    |
| 4   | RW   | 0x0             | mode selection                     |
|     |      |                 | 1, Forced PWM mode in active mode; |
|     |      |                 | 0, PWM/PFM auto change mode        |
|     |      |                 | BUCK4_ON_FPWM                      |
|     |      |                 | BUCK4_ON_FPWM: BUCK4 Forced PWM    |
| 3   | RW   | 0x0             | mode selection                     |
|     |      |                 | 1, Forced PWM mode in active mode; |
|     |      |                 | 0, PWM/PFM auto change mode        |

| Bit | Attr | Reset Value | Description                        |
|-----|------|-------------|------------------------------------|
|     |      |             | BUCK3_ON_FPWM                      |
|     |      |             | BUCK3_ON_FPWM: BUCK3 Forced PWM    |
| 2   | RW   | 0x0         | mode selection                     |
|     |      |             | 1, Forced PWM mode in active mode; |
|     |      |             | 0, PWM/PFM auto change mode        |
|     |      |             | BUCK2_ON_FPWM                      |
|     |      |             | BUCK2_ON_FPWM: BUCK2 Forced PWM    |
| 1   | RW   | 0x0         | mode selection                     |
|     |      |             | 1, Forced PWM mode in active mode; |
|     |      |             | 0, PWM/PFM auto change mode        |
|     |      |             | BUCK1_ON_FPWM                      |
|     |      |             | BUCK1_ON_FPWM: BUCK1 Forced PWM    |
| 0   | RW   | V 0X1       | mode selection                     |
|     |      |             | 1, Forced PWM mode in active mode; |
|     |      |             | 0, PWM/PFM auto change mode        |

#### POWER\_FPWM\_EN1

Address: (0x0f)

| Bit | Attr | Reset Value | Description                        |
|-----|------|-------------|------------------------------------|
| 7:2 | RW   | 00          | RESV                               |
| /:2 | KVV  | 0x0         | RESV:Reserve                       |
|     |      |             | BUCK10_ON_FPWM                     |
|     |      |             | BUCK10_ON_FPWM: BUCK10 Forced PWM  |
| 1   | RW   | 0x0         | mode selection                     |
|     |      |             | 1, Forced PWM mode in active mode; |
|     |      |             | 0, PWM/PFM auto change mode        |
|     |      | <b>*</b>    | BUCK9_ON_FPWM                      |
|     |      |             | BUCK9_ON_FPWM: BUCK9 Forced PWM    |
| 0   | RW   | 0X1         | mode selection                     |
|     |      |             | 1, Forced PWM mode in active mode; |
|     |      |             | 0, PWM/PFM auto change mode        |

### BUCK1\_CONFIG

Address: (0x10)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | BUCK1_RATE                                   |
|     |      |             | BUCK1_RATE: Voltage change rate after        |
|     |      |             | DVS(2M clack), 3BIT, BIT<2> at the EB        |
| 7:6 | RW   | 0x1         | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |

| Bit | Attr | Reset Value | Description                                |
|-----|------|-------------|--------------------------------------------|
|     |      |             | BUCK1_ILPK                                 |
|     |      |             | BUCK1_ILPK: BUCK1 peak current limit       |
| 5:3 | RW   | 0x4         | select, MUST linkage adjustment with the   |
| 5.5 | KVV  |             | BUCK1_ ILVL (write the same code)          |
|     |      |             | 000:6.4A 001:7.0A 010:7.6A 011:8.3A        |
|     |      |             | 100:9A 101:9.8A 110:10.7A 111:11.6A        |
|     | RW   | 0x4         | BUCK1_ILVL                                 |
|     |      |             | BUCK1_ILVL: BUCK1 valley current limit     |
| 2:0 |      |             | select, linkage adjustment with the BUCK1_ |
| 2.0 |      |             | ILPK (write the same code)                 |
|     |      |             | 000:5.0A 001:5.4A 010:5.9A 011:6.4A        |
|     |      |             | 100:7A 101:7.6A 110:8.3A 111:9.0A          |

### BUCK2\_CONFIG

Address: (0x11)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | BUCK2_RATE                                   |
|     |      |             | BUCK2_RATE: Voltage change rate after        |
|     |      |             | DVS(2M clack), 3BIT, BIT<2> at the EB        |
| 7:6 | RW   | 0x1         | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      | 0x4         | BUCK2_ILPK                                   |
|     |      |             | BUCK2_ILPK: BUCK1 peak current limit         |
| 5:3 | RW   |             | select, MUST linkage adjustment with the     |
| 3.3 | KVV  |             | BUCK2_ILVL (write the same code)             |
|     |      |             | 000:4.8A 001:5.3A 010:5.8A 011:6.4A          |
|     |      |             | 100:7A 101:7.7A 110:8.5A 111:9.3A            |
|     |      | W 0x4       | BUCK2_ILVL                                   |
|     |      |             | BUCK2_ILVL: BUCK2 valley current limit       |
| 2:0 | RW   |             | select, linkage adjustment with the          |
|     |      |             | BUCK2_ILPK (write the same code)             |
|     |      |             | 000:3.4A 001:3.8A 010:4.1A 011:4.5A          |
|     |      |             | 100:5A 101:5.5A 110:6.1A 111:6.7A            |

# BUCK3\_CONFIG Address: (0x12)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | BUCK3_RATE                                   |
|     |      |             | BUCK3_RATE: Voltage change rate after        |
|     |      |             | DVS(2M clack), 3BIT, BIT<2> at the EB        |
| 7:6 | RW   | 0×1         | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |             | 011:1 sb/2clk;100:1 sb/4clk;101: 1 sb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      | 0x4         | BUCK3_ILPK                                   |
|     | RW   |             | BUCK3_ILPK: BUCK3 peak current limit         |
| 5:3 |      |             | select, MUST linkage adjustment with the     |
| 3.5 |      |             | BUCK3_ILVL (write the same code)             |
|     |      |             | 000:4.8A 001:5.3A 010:5.8A 011:6.4A          |
|     |      |             | 100:7A 101:7.7A 110:8.5A 111:9.3A            |
|     | RW   | 0x4         | BUCK3_ILVL                                   |
|     |      |             | BUCK3_ILVL: BUCK3 valley current limit       |
| 2:0 |      |             | select, linkage adjustment with the          |
|     |      |             | BUCK3_ILPK (write the same code)             |
|     |      |             | 000:3.4A 001:3.8A 010:4.1A 011:4.6A          |
|     |      |             | 100:5A 101:5.5A 110:6.1A 111:6.7A            |

#### **BUCK4\_CONFIG**

Address: (0x13)

| Bit | Attr  | Reset Value | Description                                  |
|-----|-------|-------------|----------------------------------------------|
|     |       |             | BUCK4_RATE                                   |
|     |       |             | BUCK4_RATE: Voltage change rate after        |
|     |       |             | DVS(2M clack), 3BIT, BIT<2> at the EB        |
| 7:6 | RW    | 0x1         | Register                                     |
|     |       |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |       |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |       |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |       | 0x4         | BUCK4_ILPK                                   |
|     |       |             | BUCK4_ILPK: BUCK4 peak current limit         |
| 5:3 | RW    |             | select, MUST linkage adjustment with the     |
| 3.3 | KVV   |             | BUCK4_ILVL (write the same code)             |
|     |       |             | 000:4.8A 001:5.3A 010:5.8A 011:6.4A          |
|     |       |             | 100:7A 101:7.7A 110:8.5A 111:9.3A            |
|     |       | 0x4         | BUCK4_ILVL                                   |
|     |       |             | BUCK4_ILVL: BUCK4 valley current limit       |
| 2:0 | RW    |             | select, linkage adjustment with the          |
| 2.0 | IK VV |             | BUCK4_ILPK (write the same code)             |
|     |       |             | 000:3.4A 001:3.8A 010:4.1A 011:4.5A          |
|     |       |             | 100:5A 101:5.5A 110:6.1A 111:6.7A            |

#### BUCK5\_CONFIG

Address: (0x14)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | BUCK5_RATE                                   |
|     |      |             | BUCK5_RATE: Voltage change rate after        |
|     |      |             | DVS(2M clack), 3BIT, BIT<2> at the EB        |
| 7:6 | RW   | 0x1         | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     | RW   | 0x4         | BUCK5_ILPK                                   |
|     |      |             | BUCK5_ILPK: BUCK5 peak current limit         |
| 5:3 |      |             | select, MUST linkage adjustment with the     |
| 3.5 |      |             | BUCK5_ILVL (write the same code)             |
|     |      |             | 000:2.7A 001:3A 010:3.3A 011:3.6A            |
|     |      |             | 100:4A 101:4.4A 110:4.8A 111:5.3A            |
|     |      | 0x4         | BUCK5_ILVL                                   |
| 2:0 |      |             | BUCK5_ILVL: BUCK5 valley current limit       |
|     | RW   |             | select, linkage adjustment with the          |
|     | 1700 |             | BUCK5_ILPK (write the same code)             |
|     |      |             | 000:2.2A 001:2.4A 010:2.6A 011:2.9A          |
|     |      |             | 100:3.2A 101:3.5A 110:3.9A 111:4.3A          |

### **BUCK6\_CONFIG**

Address: (0x15)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | BUCK6_RATE                                   |
|     |      |             | BUCK6_RATE: Voltage change rate after        |
|     |      |             | DVS(2M clack), 3BIT, BIT<2> at the EB        |
| 7:6 | RW   | 0x1         | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      | 0x4         | BUCK6_ILPK                                   |
|     |      |             | BUCK6_ILPK: BUCK6 peak current limit         |
| 5:3 | RW   |             | select, MUST linkage adjustment with the     |
| 3.3 | KVV  |             | BUCK6_ILVL (write the same code)             |
|     |      |             | 000:2.7A 001:3A 010:3.3A 011:3.6A            |
|     |      |             | 100:4A 101:4.4A 110:4.8A 111:5.3A            |
|     |      | W 0x4       | BUCK6_ILVL                                   |
|     |      |             | BUCK6_ILVL: BUCK6 valley current limit       |
| 2:0 | RW   |             | select, linkage adjustment with the          |
|     | KVV  |             | BUCK6_ILPK (write the same code)             |
|     |      |             | 000:2.2A 001:2.4A 010:2.6A 011:2.9A          |
|     |      |             | 100:3.2A 101:3.5A 110:3.9A 111:4.3A          |

# BUCK7\_CONFIG Address: (0x16)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | BUCK7_RATE                                   |
|     |      |             | BUCK7_RATE: Voltage change rate after        |
|     |      |             | DVS(2M clack), 3BIT, BIT<2> at the EB        |
| 7:6 | RW   | 0x1         | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |             | 011:1 sb/2clk;100:1 sb/4clk;101: 1 sb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      |             | BUCK7_ILPK                                   |
|     | RW   | 0x4         | BUCK7_ILPK: BUCK7 peak current limit         |
| 5:3 |      |             | select, MUST linkage adjustment with the     |
| 3.5 | INVV | 0.84        | BUCK1_ILVL (write the same code)             |
|     |      |             | 000:2.7A 001:3A 010:3.3A 011:3.6A            |
|     |      |             | 100:4A 101:4.4A 110:4.8A 111:5.3A            |
|     |      | 0x4         | BUCK7_ILVL                                   |
| 2:0 |      |             | BUCK7_ILVL: BUCK7 valley current limit       |
|     | RW   |             | select, linkage adjustment with the          |
|     | IXVV |             | BUCK7_ILPK (write the same code)             |
|     |      |             | 000:2.2A 001:2.4A 010:2.6A 011:2.9A          |
|     |      |             | 100:3.2A 101:3.5A 110:3.9A 111:4.3A          |

#### **BUCK8\_CONFIG**

Address: (0x17)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | BUCK8_RATE                                   |
|     |      |             | BUCK8_RATE: Voltage change rate after        |
|     |      |             | DVS(2M clack), 3BIT, BIT<2> at the EB        |
| 7:6 | RW   | 0x1         | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |             | 011:1 sb/2clk;100:1 sb/4clk;101: 1 sb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      | 0x4         | BUCK8_ILPK                                   |
|     |      |             | BUCK8_ILPK: BUCK8 peak current limit         |
| 5:3 | RW   |             | select, MUST linkage adjustment with the     |
| 3.3 | KVV  |             | BUCK8_ILVL (write the same code)             |
|     |      |             | 000:2.7A 001:3A 010:3.3A 011:3.6A            |
|     |      |             | 100:4A 101:4.4A 110:4.8A 111:5.3A            |
|     |      |             | BUCK8_ILVL                                   |
|     |      | RW 0x4      | BUCK8_ILVL: BUCK8 valley current limit       |
| 2:0 | DW   |             | select, linkage adjustment with the          |
|     | KVV  |             | BUCK8_ILPK (write the same code)             |
|     |      |             | 000:2.2A 001:2.4A 010:2.6A 011:2.9A          |
|     |      |             | 100:3.2A 101:3.5A 110:3.9A 111:4.3A          |

#### **BUCK9\_CONFIG**

Address: (0x18)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
|     |      |             | BUCK9_RATE                                   |
|     |      |             | BUCK9_RATE: Voltage change rate after        |
|     |      |             | DVS(2M clack), 3BIT, BIT<2> at the EA        |
| 7:6 | RW   | 0x1         | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      | 0x4         | BUCK9_ILPK                                   |
|     |      |             | BUCK9_ILPK: BUCK9 peak current limit         |
| 5:3 | RW   |             | select, MUST linkage adjustment with the     |
| 3.5 |      |             | BUCK9_ILVL (write the same code)             |
|     |      |             | 000:2.7A 010:3A 010:3.3A 011:3.6A            |
|     |      |             | 100:4A 101:4.4A 110:4.8A 111:5.3A            |
|     |      | 0x4         | BUCK9_ILVL                                   |
| 2:0 |      |             | BUCK9_ILVL: BUCK9 valley current limit       |
|     | RW   |             | select, linkage adjustment with the          |
|     |      |             | BUCK9_ILPK (write the same code)             |
|     |      |             | 000:2.2A 001:2.4A 010:2.6A 011:2.9A          |
|     |      |             | 100:3.2A 101:3.5A 110:3.9A 111:4.3A          |

#### BUCK10\_CONFIG

Address: (0x19)

| Bit | Attr  | Reset Value | Description                                  |
|-----|-------|-------------|----------------------------------------------|
|     |       |             | BUCK10_RATE                                  |
|     |       |             | BUCK10_RATE: Voltage change rate after       |
|     |       |             | DVS(2M clack), 3BIT, BIT<2> at the EA        |
| 7:6 | RW    | 0x1         | Register                                     |
|     |       |             | 000: 4lsb/1clk;001: 2lsb/4clk;010:1lsb/1clk; |
|     |       |             | 011:1 sb/2clk;100:1 sb/4clk;101: 1 sb/8clk;  |
|     |       |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |       | 0x4         | BUCK10_ILPK                                  |
|     |       |             | BUCK10_ILPK: BUCK10 peak current limit       |
| 5:3 | RW    |             | select, MUST linkage adjustment with the     |
| 3.5 | NVV   |             | BUCK10_ILVL (write the same code)            |
|     |       |             | 000:2.7A 001:3A 010:3.3A 011:3.6A            |
|     |       |             | 100:4A 101:4.4A 110:4.8A 111:5.3A            |
|     |       | 0x4         | BUCK10_ILVL                                  |
|     |       |             | BUCK10_ILVL: BUCK10 valley current limit     |
| 2:0 | RW    |             | select, linkage adjustment with the          |
|     | I V V |             | BUCK10_ILPK (write the same code)            |
|     |       |             | 000:2.2A 001:2.4A 010:2.6A 011:2.9A          |
|     |       |             | 100:3.2A 101:3.5A 110:3.9A 111:4.3A          |

#### BUCK1\_ON\_VSEL

Address: (0x1a)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      |             | BUCK1_ON_VSEL                               |
|     |      |             | BUCK1_ON_VSEL: BUCK1 active mode            |
| 7:0 |      |             | voltage select,                             |
|     | RW   | OTP         | 0.5V~1.5V(step=6.25mV),                     |
|     |      | OIP         | 1.5~3.4V(step=25mV)                         |
|     |      |             | the detail bits decode shown in the sheet   |
|     |      |             | called "Decode" the default value is set by |
|     |      |             | OTP.                                        |

### BUCK2\_ON\_VSEL

Address: (0x1b)

| Bit   | Attr | Reset Value | Description                                 |
|-------|------|-------------|---------------------------------------------|
|       |      | W OTP       | BUCK2_ON_VSEL                               |
|       |      |             | BUCK2_ON_VSEL: BUCK2 active mode            |
| 7:0 R |      |             | voltage select,                             |
|       | RW   |             | 0.5V~1.5V(step=6.25mV),                     |
|       | KVV  |             | 1.5~3.4V(step=25mV)                         |
|       |      |             | the detail bits decode shown in the sheet   |
|       |      |             | called "Decode" the default value is set by |
|       |      |             | OTP.                                        |

#### BUCK3\_ON\_VSEL

Address: (0x1c)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      | RW OTP      | BUCK3_ON_VSEL                               |
|     | RW   |             | BUCK3_ON_VSEL: BUCK3 active mode            |
|     |      |             | voltage select,                             |
| 7:0 |      |             | 0.5V~1.5V(step=6.25mV),                     |
|     |      |             | 1.5~3.4V(step=25mV)                         |
|     |      |             | the detail bits decode shown in the sheet   |
|     |      |             | called "Decode" the default value is set by |
|     |      |             | OTP.                                        |

### BUCK4\_ON\_VSEL Address: (0x1d)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
| 7:0 |      | ОТР         | BUCK4_ON_VSEL                               |
|     |      |             | BUCK4_ON_VSEL: BUCK4 active mode            |
|     |      |             | voltage select,                             |
|     | DVV  |             | $0.5V\sim1.5V(step=6.25mV),$                |
|     | RW   |             | 1.5~3.4V(step=25mV)                         |
|     |      |             | the detail bits decode shown in the sheet   |
|     |      |             | called "Decode" the default value is set by |
|     |      |             | OTP.                                        |

#### BUCK5\_ON\_VSEL

Address: (0x1e)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      |             | BUCK5_ON_VSEL                               |
|     |      |             | BUCK5_ON_VSEL: BUCK5 active mode            |
|     |      |             | voltage select,                             |
| 7:0 | RW   | OIP         | 0.5V~1.5V(step=6.25mV),                     |
| 7.0 |      |             | 1.5~3.4V(step=25mV)                         |
|     |      |             | the detail bits decode shown in the sheet   |
|     |      |             | called "Decode" the default value is set by |
|     |      |             | OTP.                                        |

### BUCK6\_ON\_VSEL

Address: (0x1f)

| Bit | Attr | Reset Value | Description                                                                                                |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | OTP         | BUCK6_ON_VSEL BUCK6_ON_VSEL: BUCK1 active mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) |
|     |      |             | the detail bits decode shown in the sheet called "Decode" the default value is set by OTP.                 |

#### BUCK7\_ON\_VSEL

Address: (0x20)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      | ОТР         | BUCK7_ON_VSEL                               |
|     |      |             | BUCK7_ON_VSEL: BUCK7 active mode            |
|     | RW   |             | voltage select,                             |
| 7:0 |      |             | 0.5V~1.5V(step=6.25mV),                     |
| 7.0 |      |             | 1.5~3.4V(step=25mV)                         |
|     |      |             | the detail bits decode shown in the sheet   |
|     |      |             | called "Decode" the default value is set by |
|     |      |             | OTP.                                        |

### BUCK8\_ON\_VSEL Address: (0x21)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      | ОТР         | BUCK8_ON_VSEL                               |
|     |      |             | BUCK8_ON_VSEL: BUCK8 active mode            |
|     |      |             | voltage select,                             |
| 7:0 | RW   |             | 0.5V~1.5V(step=6.25mV),                     |
| 7:0 | KVV  |             | 1.5~3.4V(step=25mV)                         |
|     |      |             | the detail bits decode shown in the sheet   |
|     |      |             | called "Decode" the default value is set by |
|     |      |             | OTP.                                        |

#### BUCK9\_ON\_VSEL

Address: (0x22)

| Bit | Attr | Reset Value     | Description                                 |
|-----|------|-----------------|---------------------------------------------|
|     |      |                 | BUCK9_ON_VSEL                               |
|     |      | <b>*</b> . (()) | BUCK9_ON_VSEL: BUCK9 active mode            |
|     |      |                 | voltage select,                             |
| 7.0 | RW   | OTD             | 0.5V~1.5V(step=6.25mV),                     |
| 7:0 | KVV  | OTP             | 1.5~3.4V(step=25mV)                         |
|     |      |                 | the detail bits decode shown in the sheet   |
|     |      |                 | called "Decode" the default value is set by |
|     |      |                 | OTP.                                        |

### BUCK10\_ON\_VSEL Address: (0x23)

| Bit | Attr   | Reset Value | Description                                 |
|-----|--------|-------------|---------------------------------------------|
|     |        | OIP         | BUCK10_ON_VSEL                              |
|     |        |             | BUCK10_ON_VSEL: BUCK10 active mode          |
|     |        |             | voltage select,                             |
| 7:0 | RW     |             | 0.5V~1.5V(step=6.25mV),                     |
| 7.0 | IK V V |             | 1.5~3.4V(step=25mV)                         |
|     |        |             | the detail bits decode shown in the sheet   |
|     |        |             | called "Decode" the default value is set by |
|     |        |             | OTP.                                        |

### BUCK1\_SLP\_VSEL

Address: (0x24)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK1_SLP_VSEL BUCK1_SLP_VSEL: BUCK1 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

# BUCK2\_SLP\_VSEL Address: (0x25)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK2_SLP_VSEL BUCK2_SLP_VSEL: BUCK2 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK3\_SLP\_VSEL

Address: (0x26)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK3_SLP_VSEL BUCK3_SLP_VSEL: BUCK3 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

### BUCK4\_SLP\_VSEL

Address: (0x27)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK4_SLP_VSEL BUCK4_SLP_VSEL: BUCK4 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

### BUCK5\_SLP\_VSEL

Address: (0x28)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK5_SLP_VSEL BUCK5_SLP_VSEL: BUCK5 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

### BUCK6\_SLP\_VSEL Address: (0x29)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK6_SLP_VSEL BUCK6_SLP_VSEL: BUCK6 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK7\_SLP\_VSEL

Address: (0x2a)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK7_SLP_VSEL BUCK7_SLP_VSEL: BUCK7 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK8\_SLP\_VSEL

Address: (0x2b)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK8_SLP_VSEL BUCK8_SLP_VSEL: BUCK8 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

#### BUCK9\_SLP\_VSEL

Address: (0x2c)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | BUCK9_SLP_VSEL BUCK9_SLP_VSEL: BUCK9 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by OTP. |

## BUCK10\_SLP\_VSEL Address: (0x2d)

| ue Description                                                                                                                                                                                       |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BUCK10_SLP_VSEL BUCK10_SLP_VSEL: BUCK10 SLEEP mode voltage select, 0.5V~1.5V(step=6.25mV), 1.5~3.4V(step=25mV) the detail bits decode shown in the sheet called "Decode" the default value is set by |
|                                                                                                                                                                                                      |

#### BUCK\_DEBUG13

Address: (0x3c)

| Bit   | Attr | Reset Value | Description                               |
|-------|------|-------------|-------------------------------------------|
|       |      |             | BUCK2_CMIN_ENB                            |
| 7     | RW   | 0x0         | BUCK2_CMIN_ENB: BUCK2 min current limit   |
| ,     |      | OXO .       | enable.                                   |
|       |      |             | 0:Enable 1:Disable                        |
|       |      |             | BUCK2_CMIN_SEL                            |
|       |      |             | BUCK2_CMIN_SEL: BUCK2 min current limit   |
| 6:4   | RW   | 0x4         | select.                                   |
|       |      |             | 000:1.1A; 001:1A; 010:0.906A; 011:0.805A; |
|       |      |             | 100:0.716A; 101:0.636A; 110:0.566A;       |
|       |      |             | 111:0.503A                                |
|       |      |             | BUCK1_CMIN_ENB                            |
| 3     | RW   | 0x0         | BUCK1_CMIN_ENB: BUCK1 min current limit   |
|       |      |             | enable.                                   |
|       |      |             | 0:Enable 1:Disable                        |
|       |      |             | BUCK1_CMIN_SEL                            |
|       |      | 0x4         | BUCK1_CMIN_SEL: BUCK1 min current limit   |
| 2 - 0 | RW   |             | select.                                   |
| 2:0   |      |             | 000:1.1A; 001:1A; 010:0.906A; 011:0.805A; |
|       |      |             | 100:0.716A; 101:0.636A; 110:0.566A;       |
|       |      |             | 111:0.503A                                |

BUCK\_DEBUG14 Address: (0x3d)

| Bit   | Attr | Reset Value | Description                                     |
|-------|------|-------------|-------------------------------------------------|
|       |      |             | BUCK4_CMIN_ENB                                  |
| 7     | RW   | 0x0         | BUCK4_CMIN_ENB: BUCK4 min current limit         |
|       | IXVV | 0.00        | enable.                                         |
|       |      |             | 0:Enable 1:Disable                              |
|       |      |             | BUCK4_CMIN_SEL                                  |
| C . 4 | DW   | 0x4         | BUCK4_CMIN_SEL: BUCK4 min current limit select. |
| 6:4   | RW   |             | 000:1.1A; 001:1A; 010:0.906A; 011:0.805A;       |
|       |      |             | 100:0.716A; 101:0.636A; 110:0.566A;             |
|       |      |             | 111:0.503A                                      |
|       |      |             | BUCK3_CMIN_ENB                                  |
| 3     | RW   | 0x0         | BUCK3_CMIN_ENB: BUCK3 min current limit         |
|       |      | 0.00        | enable.                                         |
|       |      |             | 0:Enable 1:Disable                              |
|       |      | 0×4         | BUCK3_CMIN_SEL                                  |
|       |      |             | BUCK3_CMIN_SEL: BUCK3 min current limit         |
| 2:0   | RW   |             | select.                                         |
| 2.0   | IXVV |             | 000:1.1A; 001:1A; 010:0.906A; 011:0.805A;       |
|       |      |             | 100:0.716A; 101:0.636A; 110:0.566A;             |
|       |      |             | 111:0.503A                                      |

BUCK\_DEBUG15 Address: (0x3e)

| Bit | Attr | Reset Value | Description                             |
|-----|------|-------------|-----------------------------------------|
|     |      |             | BUCK6_CMIN_ENB                          |
| 7   | RW   | 0x0         | BUCK6_CMIN_ENB: BUCK6 min current limit |
| /   |      | OXO .       | enable.                                 |
|     |      |             | 0:Enable 1:Disable                      |
|     |      |             | BUCK6_CMIN_SEL                          |
|     |      |             | BUCK6_CMIN_SEL: BUCK6 min current limit |
| 6:4 | RW   | 0x4         | select.                                 |
| 0.1 |      | OX I        | 000:0.57A; 001:0.506A; 010:0.45A;       |
|     |      |             | 011:0.4A; 100:0.356A; 101:0.316A;       |
|     |      |             | 110:0.281A; 111:0.25A                   |
|     |      |             | BUCK5_CMIN_ENB                          |
| 3   | RW   | 0x0         | BUCK5_CMIN_ENB: BUCK5 min current limit |
|     |      |             | enable.                                 |
|     |      |             | 0:Enable 1:Disable                      |
|     |      |             | BUCK5_CMIN_SEL                          |
|     |      |             | BUCK5_CMIN_SEL: BUCK5 min current limit |
| 2:0 | RW   | 0x4         | select.                                 |
| 2.0 |      |             | 000:0.57A; 001:0.506A; 010:0.45A;       |
|     |      |             | 011:0.4A; 100:0.356A; 101:0.316A;       |
|     |      |             | 110:0.281A; 111:0.25A                   |

BUCK\_DEBUG16 Address: (0x3f)

| Bit | Attr | Reset Value | Description                             |
|-----|------|-------------|-----------------------------------------|
|     |      | 0×0         | BUCK8_CMIN_ENB                          |
| 7   | RW   |             | BUCK8_CMIN_ENB: BUCK8 min current limit |
| '   | IXVV | 0.00        | enable.                                 |
|     |      |             | 0:Enable 1:Disable                      |
|     |      |             | BUCK8_CMIN_SEL                          |
|     |      |             | BUCK8_CMIN_SEL: BUCK8 min current limit |
| 6:4 | RW   | 0x4         | select.                                 |
|     |      |             | 000:0.57A; 001:0.506A; 010:0.45A;       |
|     |      |             | 011:0.4A; 100:0.356A; 101:0.316A;       |
|     |      |             | 110:0.281A; 111:0.25A                   |
|     |      |             | BUCK7_CMIN_ENB                          |
| 3   | RW   | 0x0         | BUCK7_CMIN_ENB: BUCK7 min current limit |
|     |      |             | enable.                                 |
|     |      |             | 0:Enable 1:Disable                      |
|     |      |             | BUCK7_CMIN_SEL                          |
|     |      |             | BUCK7_CMIN_SEL: BUCK7 min current limit |
|     |      |             | select.                                 |
| 2:0 | RW   | 0x4         | 000:0.57A; 001:0.506A; 010:0.45A;       |
|     |      |             | 011:0.4A; 100:0.356A; 101:0.316A;       |
|     |      |             | 110:0.281A; 111:0.25A                   |

BUCK\_DEBUG17 Address: (0x40)

| Bit | Attr | Reset Value | Description                             |
|-----|------|-------------|-----------------------------------------|
|     |      |             | BUCK10_CMIN_ENB                         |
| 7   | RW   | 0x0         | BUCK10_CMIN_ENB: BUCK10 min current     |
| /   | KVV  | UXU         | limit enable.                           |
|     |      |             | 0:Enable 1:Disable                      |
|     |      |             | BUCK10_CMIN_SEL                         |
|     |      |             | BUCK10_CMIN_SEL: BUCK10 min current     |
| 6:4 | RW   | 0x4         | limit select.                           |
| 0.1 |      | OX I        | 000:0.57A; 001:0.506A; 010:0.45A;       |
|     |      |             | 011:0.4A; 100:0.356A; 101:0.316A;       |
|     |      |             | 110:0.281A; 111:0.25A                   |
|     |      | 0x0         | BUCK9_CMIN_ENB                          |
| 3   | RW   |             | BUCK9_CMIN_ENB: BUCK9 min current limit |
| 7   | IXVV |             | enable.                                 |
|     |      |             | 0:Enable 1:Disable                      |
|     |      |             | BUCK9_CMIN_SEL                          |
|     |      |             | BUCK9_CMIN_SEL: BUCK9 min current limit |
|     |      |             | select.                                 |
| 2:0 | RW   | 0x4         | 000:0.57A; 001:0.506A; 010:0.45A;       |
|     |      |             | 011:0.4A; 100:0.356A; 101:0.316A;       |
|     |      |             | 110:0.281A; 111:0.25A                   |

#### NLDO\_IMAX

Address: (0x42)

| Bit | Attr | Reset Value | Description                             |
|-----|------|-------------|-----------------------------------------|
| 7   | RW   | 0x0         | RESV                                    |
| /   | FCVV | UXU         | RESV:Reserve                            |
| 6   | RW   | 0x0         | RESV                                    |
| 0   | FCVV | UXU         | RESV:Reserve                            |
| 5   | RW   | 0x0         | RESV                                    |
| 5   | FCVV | UXU         | RESV:Reserve                            |
|     |      |             | NLDO5_IMAX                              |
| 4   | RW   | 0×0         | NLDO5_IMAX: NLDO5 current limit setting |
|     | 1244 | OXO         | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     |      |             | NLDO4_IMAX                              |
| 3   | RW   | 0x0         | NLDO4_IMAX: NLDO4 current limit setting |
|     | IXVV | 0.00        | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     | RW   | 0x0         | NLDO3_IMAX                              |
| 2   |      |             | NLDO3_IMAX: NLDO3 current limit setting |
| _   | 1244 |             | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     |      | 0x0         | NLDO2_IMAX                              |
| 1   | RW   |             | NLDO2_IMAX: NLDO2 current limit setting |
| _   | 1244 |             | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |
|     |      |             | NLDO1_IMAX                              |
| 0   | RW   | 0×0         | NLDO1_IMAX: NLDO1 current limit setting |
| 0   | IZVV |             | 0: normal,                              |
|     |      |             | 1: 130% of normal value                 |

#### NLDO1\_ON\_VSEL

Address: (0x43)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | NLDO1_ON_VSEL NLDO1_ON_VSEL: NLDO1 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

### NLDO2\_ON\_VSEL

Address: (0x44)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | OTP         | NLDO2_ON_VSEL NLDO2_ON_VSEL: NLDO2 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### NLDO3\_ON\_VSEL

Address: (0x45)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | NLDO3_ON_VSEL NLDO3_ON_VSEL: NLDO3 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

### NLDO4\_ON\_VSEL

Address: (0x46)

| Bit | Attr | Reset Value | Description                                                                                                                                                                       |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | NLDO4_ON_VSEL NLDO4_ON_VSEL: NLDO4 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP |

# NLDO5\_ON\_VSEL

Address: (0x47)

| 3. (37t : | • ,  |             |                                                                                                                                                                                    |
|-----------|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit       | Attr | Reset Value | Description                                                                                                                                                                        |
| 7:0       | RW   |             | NLDO5_ON_VSEL NLDO5_ON_VSEL: NLDO5 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

### NLDO1\_SLP\_VSEL

Address: (0x48)

| ٠. | J. (UN.U | ,    |             |                                                                                                                                                                                     |
|----|----------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|    | Bit      | Attr | Reset Value | Description                                                                                                                                                                         |
| -  | 7:0      | RW   | OTP         | NLDO1_SLP_VSEL NLDO1_SLP_VSEL: NLDO1 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

### NLDO2\_SLP\_VSEL

Address: (0x49)

| Bit | Attr | Reset Value | Description                                                                                                                                                                         |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | OTP         | NLDO2_SLP_VSEL NLDO2_SLP_VSEL: NLDO2 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### NLDO3\_SLP\_VSEL

Address: (0x4a)

| Bit | Attr | Reset Value | Description                                                                                                                                                                         |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | NLDO3_SLP_VSEL NLDO3_SLP_VSEL: NLDO3 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

### NLDO4\_SLP\_VSEL

Address: (0x4b)

| Bit | Attr | Reset Value | Description                                                                                                                                                                         |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | NLDO4_SLP_VSEL NLDO4_SLP_VSEL: NLDO4 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

# NLDO5\_SLP\_VSEL

Address: (0x4c)

| 331 (3X 1C | ,    |             |                                                                                                                                                                                     |
|------------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit        | Attr | Reset Value | Description                                                                                                                                                                         |
| 7:0        | RW   | ОТР         | NLDO5_SLP_VSEL NLDO5_SLP_VSEL: NLDO5 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

### PLDO\_IMAX

Address: (0x4d)

| s: (0x40<br><b>Bit</b> | Attr | Reset Value | Description                                                                           |
|------------------------|------|-------------|---------------------------------------------------------------------------------------|
| 7:6                    | RW   | 0x0         | RESV                                                                                  |
| 7.0                    | IXVV | OXO         | RESV:Reserve                                                                          |
| 5                      | RW   | 0×0         | PLDO6_IMAX PLDO6_IMAX: PLDO6 current limit setting 0: normal, 1: 130% of normal value |
| 4                      | RW   | 0×0         | PLDO5_IMAX PLDO5_IMAX: PLDO5 current limit setting 0: normal, 1: 130% of normal value |
| 3                      | RW   | 0×0         | PLDO4_IMAX PLDO4_IMAX: PLDO4 current limit setting 0: normal, 1: 130% of normal value |
| 2                      | RW   | 0×0         | PLDO3_IMAX PLDO3_IMAX: PLDO3 current limit setting 0: normal, 1: 130% of normal value |
| 1                      | RW   | 0×0         | PLDO2_IMAX PLDO2_IMAX: PLDO2 current limit setting 0: normal, 1: 130% of normal value |

| Bit | Attr | Reset Value | Description                                                                           |
|-----|------|-------------|---------------------------------------------------------------------------------------|
| 0   | RW   | 0×0         | PLDO1_IMAX PLDO1_IMAX: PLDO1 current limit setting 0: normal, 1: 130% of normal value |

### PLDO1\_ON\_VSEL

Address: (0x4e)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO1_ON_VSEL PLDO1_ON_VSEL: PLDO1 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

# PLDO2\_ON\_VSEL

Address: (0x4f)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO2_ON_VSEL PLDO2_ON_VSEL: PLDO2 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

# PLDO3\_ON\_VSEL

Address: (0x50)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   |             | PLDO3_ON_VSEL PLDO3_ON_VSEL: PLDO3 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

# PLDO4\_ON\_VSEL

Address: (0x51)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | OTP         | PLDO4_ON_VSEL PLDO4_ON_VSEL: PLDO4 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### PLDO5\_ON\_VSEL

Address: (0x52)

| Bit | Attr | Reset Value | Description                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO5_ON_VSEL PLDO5_ON_VSEL: PLDO5 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

### PLDO6\_ON\_VSEL

Address: (0x53)

| - ( | in (sites) |             |                                                                                                                                                                                    |  |  |
|-----|------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Bit | Attr       | Reset Value | Description                                                                                                                                                                        |  |  |
| 7:0 | RW         | ОТР         | PLDO6_ON_VSEL PLDO6_ON_VSEL: PLDO6 active mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |  |  |

### PLDO1\_SLP\_VSEL

Address: (0x54)

| _ | J. (UND . | ,    |             |                                                                                                                                                                                   |
|---|-----------|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Ī | Bit       | Attr | Reset Value | Description                                                                                                                                                                       |
|   | 7:0       | RW   | ОТР         | PLDO1_ON_VSEL PLDO1_ON_VSEL: PLDO1 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

### PLDO2\_SLP\_VSEL

Address: (0x55)

| - | . (0,000 | ,    |             |                                                                                                                                                                                   |
|---|----------|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Bit      | Attr | Reset Value | Description                                                                                                                                                                       |
| - | 7:0      | RW   | ОТР         | PLDO2_ON_VSEL PLDO2_ON_VSEL: PLDO2 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

### PLDO3\_SLP\_VSEL

Address: (0x56)

| Bit | Attr | Reset Value | Description                                                                                                                                                                       |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO3_ON_VSEL PLDO3_ON_VSEL: PLDO3 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### PLDO4\_SLP\_VSEL

Address: (0x57)

| Bit | Attr | Reset Value | Description                                                                                                                                                                       |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0 | RW   | ОТР         | PLDO4_ON_VSEL PLDO4_ON_VSEL: PLDO4 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

### PLDO5\_SLP\_VSEL

Address: (0x58)

| _ | J. (J. 130) | ,    |             |                                                                                                                                                                                   |
|---|-------------|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Bit         | Attr | Reset Value | Description                                                                                                                                                                       |
|   | 7:0         | RW   | ОТР         | PLDO5_ON_VSEL PLDO5_ON_VSEL: PLDO5 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

# PLDO6\_SLP\_VSEL

Address: (0x59)

| _ | . ( | ,    |             |                                                                                                                                                                                   |
|---|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Bit | Attr | Reset Value | Description                                                                                                                                                                       |
|   | 7:0 | RW   | ОТР         | PLDO6_ON_VSEL PLDO6_ON_VSEL: PLDO6 SLEEP mode voltage select, 0.5V~3.4V(step=12.5mV). The detail bits decode shown in the sheet called "Decode" .The default value is set by OTP. |

#### CHIP\_VER

Address: (0x5a)

| <del>5. (57.55</del> | /    |                    |                                            |
|----------------------|------|--------------------|--------------------------------------------|
| Bit                  | Attr | <b>Reset Value</b> | Description                                |
| 7:0                  | RO   | 0x80               | CHIP_NAME<11:4><br>CHIP_NAME<11:4>: RK806S |

### CHIP\_VER

Address: (0x5b)

| Bit | Attr | Reset Value | Description                              |
|-----|------|-------------|------------------------------------------|
| 7:4 | RO   | 0x6         | CHIP_NAME<3:0><br>CHIP_NAME<3:0>: RK806S |
| 3:0 | RO   | 0x2         | CHIP_VER<3:0> CHIP_VER<3:0>:CHIP version |

#### OTP\_VER

Address: (0x5c)

| Bit | Attr | Reset Value | Description               |
|-----|------|-------------|---------------------------|
| 7:4 | RO   | 0×0         | RESV                      |
| 7.4 | KO   | 0.00        | RESV:Reserve              |
| 2.0 | DO   | OTD         | OTP_VER<3:0>              |
| 3:0 | RO   | OTP         | OTP_VER<3:0>: OTP version |

SYS\_STS

Address: (0x5d)

| Bit | Attr | Reset Value | Description                                                                                               |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------|
| 7   | RO   | 0x0         | PWRON_STS PWRON_STS: PWRON key status 0: PWRON not press 1:PWRON button pressed                           |
| 6   | RO   | 0x0         | VDC_STS<br>VDC_STS: 0:low level; 1:high level                                                             |
| 5   | RO   | 0x0         | VB_UV_STS VB_UV_STS: VCC1 under voltage lockout status(shut down system if the bit=1)                     |
| 4   | RO   | 0x0         | VB_LO_STS VB_LO_STS: Battery low voltage status 0: VCC1>VB_LO_SEL 1: VCC1 <vb_lo_sel< td=""></vb_lo_sel<> |
| 3   | RO   | 0x0         | HOTDIE_STS HOTDIE_STS: Hot-die warning                                                                    |
| 2   | RO   | 0x0         | TSD_STS TSD_STS: Thermal shut down                                                                        |
| 1   | RO   | 0x0         | RESV<br>RESV:Reserve                                                                                      |
| 0   | RO   | 0x0         | VB_OV_STS<br>VB_OV_STS: SYS OV happens                                                                    |

### SYS\_CFG0

Address: (0x5e)

| Bit  | Attr | Reset Value | Description                                                                           |
|------|------|-------------|---------------------------------------------------------------------------------------|
| 7    | RW   | 0x0         | VB_UV_DLY VB_UV_DLY: VCC1 under voltage ,system shut down effective time 0:5us 1:50us |
| 6: 4 | RW   | 0x0         | VB_UV_SEL VB_UV_SEL: :system shut down voltage select 000~111:2.7v~3.4v               |
| 3    | RW   | 0x1         | VB_LO_ACT VB_LO_ACT: VCC1 low action 0: shut down system 1: insert interrupt          |
| 2: 0 | RW   | 0x4         | VB_LO_SEL VB_LO_SEL: VCC1 low voltage threshold 000~111: 2.8V~ 3.5V, step=100mV       |

# SYS\_CFG1

Address: (0x5f)

| Bit | Attr | Reset Value | Description                                                                                  |
|-----|------|-------------|----------------------------------------------------------------------------------------------|
| 7   | RW   | 0x0         | ABNORDET_ENB ABNORDET_ENB: abnormal enable 0:Enable 1:Disable                                |
| 6   | RW   | 0x0         | TSD_TEMP TSD_TEMP: Thermal shutdown temperture threshold 0: $140^{\circ}$ ; 1: $160^{\circ}$ |

| Bit  | Attr | Reset Value | Description                                                                                         |
|------|------|-------------|-----------------------------------------------------------------------------------------------------|
| 5: 4 | RW   | 0x0         | HOTDIE_TEMP<br>HOTDIE_TEMP: Hot-die temperature<br>threshold<br>00:85% $01:95%$ $10:105%$ $11:115%$ |
| 3    | RW   | 0x0         | SYS_OV_SD_EN SYS_OV_SD_EN: Shut down the BUCK1~10 if the VCC1 OV happens 0:Disable 1:Enable         |
| 2    | RW   | 0×0         | SYS_OV_SD_DLY_SEL SYS_OV_SD_DLY_SEL: SYS OV comparator delay time selection 0: 8uS 1:30uS           |
| 1: 0 | RW   | 0×0         | DLY_ABN_SHORT<br>DLY_ABN_SHORT: abormal detect delay<br>00:x1 01:x0.875 10:x0.75<br>11:x0.625       |

SYS\_OPTION Address: (0x61)

| <u>s: (Uxb.</u> | L)   | 1           |                                           |
|-----------------|------|-------------|-------------------------------------------|
| Bit             | Attr | Reset Value | Description                               |
|                 |      |             | VBUVLOCK_EN                               |
| 7               | RW   | 0x0         | VBUVLOCK_EN: Lock UV after startup        |
|                 |      |             | 0:Disable 1:Enable                        |
|                 |      |             | BG_PW_SEL                                 |
| 6               | RW   | 0x0         | BG_PW_SEL: Internal power supply select   |
|                 |      |             | 0: VCCRTC 1:LDO3V                         |
|                 |      |             | VCCXDET_DIS                               |
| _ 4             | DW   | 00          | VCCXDET_DIS: OVP/UVLO/ VB_LO function     |
| 5: 4            | RW   | 0x0         | action for                                |
|                 |      |             | 00:VCCA,VCC1,VCC2 01: VCCA, VCC2          |
|                 |      |             | 10:VCCA,VCC1 11: VCCA                     |
| 3               | RW   | 0x0         | RESV                                      |
| 3               | KVV  |             | RESV:Reserve                              |
|                 |      | 0x0         | TDLY_ABN_LONG                             |
| 2               | RW   |             | TDLY_ABN_LONG: abnormal detect delay      |
|                 |      |             | 0: x1 1:x1.5                              |
|                 |      |             | 2M_ENB2                                   |
| 1               | RW   | 0×0         | 2M_ENB2: Digital output 2MHz clock force  |
| 1               | IXVV | UXU         | enable                                    |
|                 |      |             | 0:Enable 1:Disable                        |
|                 |      | 0x0         | 32K_ENB                                   |
| 0               | RW   |             | 32K_ENB: Digital output 32KHz clock force |
|                 | IXVV |             | enable                                    |
|                 |      |             | 0:Enable 1:Disable                        |

### PWRCTRL\_CONFIG0

Address: (0x62)

|   | Bit  | Attr | Reset Value | Description                         |
|---|------|------|-------------|-------------------------------------|
|   | 7 RW |      | 0x1         | PWRCTRL2_POL                        |
| 7 |      | RW   |             | PWRCTRL2_POL: PWRCTRL2 pin polarity |
| ' |      |      |             | 0: active low                       |
|   |      |      |             | 1:active high                       |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 6:4 | RW   | 0×0         | PWRCTRL2_FUN: PWRCTRL2 pin function selection: (Note: With this function selected, the RK806S needs 100us to response.) 000: no effect 001: sleep function: If PWRCTRL2 pin effect go to SLEEP state, If PWRCTRL2 pin no effect exit SLEEP state 010: shutdown function: If PWRCTRL2 pin effect shutdown PMIC 011: restart function: If PWRCTRL2 pin effect restart PMIC 100: voltage select function: If PWRCTRL2 pin effect then turn the power supply of group n to the value of the XX_SLP_VSEL, If PWRCTRL2 pin no effect then turn the power supply of group n to the value of the XX_ON_VSEL (Note: The XX_VSEL_CTR_SEL register must be reset before PWRCTRL2_FUN exits the voltage select function) 101: GPIO function.   |
| 3   | RW   | 0×1         | PWRCTRL1_POL PWRCTRL1_POL: PWRCTRL1 pin polarity 0: active low 1:active high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2:0 | RW   | 0×0         | PWRCTRL1_FUN: PWRCTRL1 pin function selection: (Note: With this function selected, the RK806S needs 100us to response.) 000: no effect 001: sleep function: If PWRCTRL1 pin effect go to SLEEP state, If PWRCTRL1 pin no effect exit SLEEP state 010: shutdown function: If PWRCTRL1 pin effect shutdown PMIC 011: restart function: If PWRCTRL1 pin effect restart PMIC 100: voltage regulator function: If PWRCTRL1 in effect then turn the power supply of group n to the value of the XX_SLP_VSEL, If PWRCTRL1 pin no effect then turn the power supply of group n to the value of the XX_ON_VSEL (Note: The XX_VSEL_CTR_SEL register must be reset before PWRCTRL1_FUN exits the voltage select function) 101: GPIO function. |

PWRCTRL\_**CONFIG1** Address: (0x63)

|       |             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RW    | 0.40        | RESV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| C V V | UXU         | RESV:Reserve                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|       |             | PWRCTRL3_POL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| RW    | <b>∩</b> ∨1 | PWRCTRL3_POL: PWRCTRL3 pin polarity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| XVV   | OXI         | 0: active low                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|       |             | 1:active high                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| RW    | 0×0         | PWRCTRL3_FUN: PWRCTRL3 pin function selection: (Note: With this function selected, the RK806S needs 100us to response.) 000: no effect 001: sleep function: If PWRCTRL3 pin effect go to SLEEP state, If PWRCTRL3 pin no effect exit SLEEP state 010: shutdown function: If PWRCTRL3 pin effect shutdown PMIC 011: restart function: If PWRCTRL3 pin effect restart PMIC 100: voltage regulator function: If PWRCTRL3 pin effect then turn the power supply of group n to the value of the XX_SLP_VSEL, If PWRCTRL3 pin no effect then turn the power supply of group n to the value of the XX_ON_VSEL (Note: The XX_VSEL_CTR_SEL register must be reset before PWRCTRL3_FUN exits the voltage select function) 101: GPIO function. |
| R     | W           | W 0x1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

VSEL\_CTR\_SEL0 Address: (0x64)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0x0         | BUCK2_DVS_CTR_SEL BUCK2_DVS_CTR_SEL: Power is controlled by the PWRCRTL(1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     |      |             | BUCK2_VSEL_CTR_SEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |      |             | BUCK2_VSEL_CTR_SEL: BUCK2 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     |      |             | voltage (BUCK2_ON_VSEL or                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |      |             | BUCK2_SLP_VSEL) and BUCK2 enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     |      |             | (BUCK2 _EN or BUCK2_SLP_EN) control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |      |             | selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |      |             | 00: Not controlled by PWRCRTLn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |      |             | 01: Controlled by PWRCRTL1 signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5:4 | RW   | 0x0         | 10: Controlled by PWRCRTL2 signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     |      |             | 11: Controlled by PWRCRTL3 signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     |      |             | NOTE: Regardless of which pin the selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     |      |             | is controlled by, once PWRCRTLn triggered,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |      |             | the selected channels BUCK2 ON VSEL are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|     |      |             | cut to BUCK2_SLP_VSEL(BUCK2_ON_VSEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |      |             | and BUCK2_SLP_VSEL must be the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |      |             | same) ,the same goes for BUCK2_EN are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |      |             | cut to BUCK2_SLP_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |      |             | BUCK1_DVS_CTR_SEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     |      |             | BUCK1_DVS_CTR_SEL: Power is controlled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|     |      |             | by the PWRCRTL (1~3) pin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     |      | 0x0         | 00: no effect: write register to adjust the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     | RW   |             | voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|     |      |             | 01: controlled by DVS_START1:write register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 2.2 |      |             | cannot to adjust the voltage, except                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 3:2 |      |             | DVS_START1 write "1"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |      |             | 10: controlled by DVS_START2:write register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     |      |             | cannot to adjust the voltage, except                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |      |             | DVS_START2 write "1"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |      |             | 11: controlled by DVS_START3:write register                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     |      |             | cannot to adjust the voltage, except                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |      |             | DVS_START3 write "1"                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|     |      |             | BUCK1_VSEL_CTR_SEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     |      |             | BUCK1_VSEL_CTR_SEL: BUCK1 output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     |      |             | voltage (BUCK1_ON_VSEL or                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |      |             | BUCK1_SLP_VSEL) and BUCK1 enable                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|     |      |             | (BUCK1 _EN or BUCK1_SLP_EN) control                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |      |             | selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     |      |             | 00: Not controlled by PWRCRTLn                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |      |             | 01: Controlled by PWRCRTL1 signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 1:0 | RW   | 0x0         | 10: Controlled by PWRCRTL2 signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     |      |             | 11: Controlled by PWRCRTL3 signal                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     |      |             | NOTE: Regardless of which pin the selection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     |      |             | is controlled by, once PWRCRTLn triggered,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     |      |             | the selected channels BUCK1_ON_VSEL are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|     |      |             | cut to BUCK1_SLP_VSEL(BUCK1_ON_VSEL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     |      |             | and BUCK1_SLP_VSEL must be the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|     |      |             | same) ,the same goes for BUCK1_EN are                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|     |      |             | cut to BUCK1_SLP_EN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1:0 | RW   | 0×0         | 11: controlled by DVS_START3:write registion cannot to adjust the voltage, except DVS_START3 write "1"  BUCK1_VSEL_CTR_SEL  BUCK1_VSEL_CTR_SEL: BUCK1 output voltage (BUCK1_ON_VSEL or BUCK1_SLP_VSEL) and BUCK1 enable (BUCK1_EN or BUCK1_SLP_EN) control selection  00: Not controlled by PWRCRTLn  01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered the selected channels BUCK1_ON_VSEL and BUCK1_SLP_VSEL(BUCK1_ON_VSEL and BUCK1_SLP_VSEL must be the same) ,the same goes for BUCK1_EN are |

VSEL \_CTR\_SEL1 Address: (0x65)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0×0         | BUCK4_DVS_CTR_SEL BUCK4_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                      |
| 5:4 | RW   | 0×0         | BUCK4_VSEL_CTR_SEL BUCK4_VSEL_CTR_SEL: BUCK4 output voltage (BUCK4_ON_VSEL or BUCK4_SLP_VSEL) and BUCK4 enable (BUCK4_EN or BUCK4_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels BUCK4_ON_VSEL are cut to BUCK4_SLP_VSEL(BUCK4_ON_VSEL and BUCK4_SLP_VSEL must be the same) ,the same goes for BUCK4_EN are cut to BUCK4_SLP_EN |
| 3:2 | RW   | 0×0         | BUCK3_DVS_CTR_SEL BUCK3_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                      |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0×0         | BUCK3_VSEL_CTR_SEL BUCK3_VSEL_CTR_SEL: BUCK3 output voltage (BUCK3_ON_VSEL or BUCK3_SLP_VSEL) and BUCK3 enable (BUCK3_EN or BUCK3_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels BUCK3_ON_VSEL are cut to BUCK3_SLP_VSEL(BUCK3_ON_VSEL and BUCK3_SLP_VSEL must be the same) ,the same goes for BUCK3_EN are cut to BUCK3_SLP_EN |

VSEL\_CTR\_SEL2 Address: (0x66)

| s <u>s: (0x</u> 66 | s: (0x66) |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|--------------------|-----------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Bit                | Attr      | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| 7:6                | RW        | 0x0         | BUCK6_DVS_CTR_SEL BUCK6_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                      |  |  |  |
| 5:4                | RW        | 0x0         | BUCK6_VSEL_CTR_SEL BUCK6_VSEL_CTR_SEL: BUCK6 output voltage (BUCK6_ON_VSEL or BUCK6_SLP_VSEL) and BUCK6 enable (BUCK6_EN or BUCK6_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels BUCK6_ON_VSEL are cut to BUCK6_SLP_VSEL(BUCK6_ON_VSEL and BUCK6_SLP_VSEL must be the same) ,the same goes for BUCK6_EN are cut to BUCK6_SLP_EN |  |  |  |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:2 | RW   | 0×0         | BUCK5_DVS_CTR_SEL BUCK5_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                      |
| 1:0 | RW   | 0×0         | BUCK5_VSEL_CTR_SEL BUCK5_VSEL_CTR_SEL: BUCK5 output voltage (BUCK5_ON_VSEL or BUCK5_SLP_VSEL) and BUCK5 enable (BUCK5_EN or BUCK5_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels BUCK5_ON_VSEL are cut to BUCK5_SLP_VSEL(BUCK5_ON_VSEL and BUCK5_SLP_VSEL must be the same) ,the same goes for BUCK5_EN are cut to BUCK5_SLP_EN |

VSEL\_CTR\_SEL3 Address: (0x67)

|     | /    |             |                                                                                                                                                                                                                                             |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                 |
| 7:6 | RW   | 0x0         | BUCK8_DVS_CTR_SEL BUCK8_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" |
|     |      |             | 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                 |

| Bit | Attr  | Reset Value  | Description                                                |
|-----|-------|--------------|------------------------------------------------------------|
| _   |       |              | BUCK8_VSEL_CTR_SEL                                         |
|     |       |              | BUCK8 VSEL CTR SEL: BUCK8 output                           |
|     |       |              | voltage (BUCK8 ON VSEL or                                  |
|     |       |              | BUCK8_SLP_VSEL) and BUCK8 enable                           |
|     |       |              | (BUCK8 _EN or BUCK8_SLP_EN) control                        |
|     |       |              | selection                                                  |
|     |       |              | 00: Not controlled by PWRCRTLn                             |
|     |       |              | 01: Controlled by PWRCRTL1 signal                          |
| 5:4 | RW    | 0x0          | 10: Controlled by PWRCRTL2 signal                          |
| 3.4 | IXVV  | 0.00         | 11: Controlled by PWRCRTL3 signal                          |
|     |       |              | NOTE: Regardless of which pin the selection                |
|     |       |              | is controlled by, once PWRCRTLn triggered,                 |
|     |       |              | the selected channels BUCK8 ON VSEL are                    |
|     |       |              | cut to BUCK8_SLP_VSEL(BUCK8_ON_VSEL                        |
|     |       |              | and BUCK8 SLP VSEL must be the                             |
|     |       |              | same) ,the same goes for BUCK8_EN are                      |
|     |       |              | cut to BUCK8_SLP_EN                                        |
|     |       |              | BUCK7_DVS_CTR_SEL                                          |
|     |       |              | BUCK7_DVS_CTR_SEL: Power is controlled                     |
|     |       |              | by the PWRCRTL (1~3) pin                                   |
|     |       |              | 00: no effect: write register to adjust the                |
|     |       |              |                                                            |
|     |       |              | voltage                                                    |
|     |       |              | 01: controlled by DVS_START1:write register                |
| 3:2 | RW    | 0x0          | cannot to adjust the voltage, except                       |
|     |       |              | DVS_START1 write "1"                                       |
|     |       |              | 10: controlled by DVS_START2:write register                |
|     |       |              | cannot to adjust the voltage, except DVS START2 write "1"  |
|     |       |              |                                                            |
|     |       |              | 11: controlled by DVS_START3:write register                |
|     |       |              | cannot to adjust the voltage, except                       |
|     |       |              | DVS_START3 write "1"                                       |
|     |       | <b>*</b> ( ) | BUCK7_VSEL_CTR_SEL                                         |
|     |       |              | BUCK7_VSEL_CTR_SEL: BUCK7 output                           |
|     |       |              | voltage (BUCK7_ON_VSEL or BUCK7_SLP_VSEL) and BUCK7 enable |
|     |       |              | ,                                                          |
|     |       |              | (BUCK7 _EN or BUCK7_SLP_EN) control selection              |
|     |       |              |                                                            |
|     |       |              | 00: Not controlled by PWRCRTLn                             |
| 1.0 | RW    | 0.0          | 01: Controlled by PWRCRTL1 signal                          |
| 1:0 | LZ VV | 0x0          | 10: Controlled by PWRCRTL2 signal                          |
|     |       |              | 11: Controlled by PWRCRTL3 signal                          |
|     |       |              | NOTE: Regardless of which pin the selection                |
|     |       |              | is controlled by, once PWRCRTLn triggered,                 |
|     |       |              | the selected channels BUCK7_ON_VSEL are                    |
|     |       |              | cut to BUCK7_SLP_VSEL(BUCK7_ON_VSEL                        |
|     |       |              | and BUCK7_SLP_VSEL must be the                             |
|     |       |              | same) ,the same goes for BUCK7_EN are                      |
|     |       |              | cut to BUCK7_SLP_EN                                        |

VSEL\_CTR\_SEL4 Address: (0x68)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0×0         | BUCK10_DVS_CTR_SEL BUCK10_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                                  |
| 5:4 | RW   | 0×0         | BUCK10_VSEL_CTR_SEL BUCK10_VSEL_CTR_SEL: BUCK10 output voltage (BUCK10_ON_VSEL or BUCK10_SLP_VSEL) and BUCK10 enable (BUCK10_EN or BUCK10_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels BUCK10_ON_VSEL are cut to BUCK10_SLP_VSEL(BUCK10_ON_VSEL and BUCK10_SLP_VSEL must be the same) ,the same goes for BUCK10_EN are cut to BUCK10_SLP_EN |
| 3:2 | RW   | 0×0         | BUCK9_DVS_CTR_SEL BUCK9_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                                    |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0×0         | BUCK9_VSEL_CTR_SEL: BUCK9 output voltage (BUCK9_ON_VSEL or BUCK9_SLP_VSEL) and BUCK9 enable (BUCK9_EN or BUCK9_SLP_EN) control selection  00: Not controlled by PWRCRTLn  01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels BUCK9_ON_VSEL are cut to BUCK9_SLP_VSEL(BUCK9_ON_VSEL and BUCK9_SLP_VSEL must be the same) ,the same goes for BUCK9_EN are cut to BUCK9_SLP_EN |

VSEL\_CTR\_SEL5 Address: (0x69)

| s <u>s: (0x69</u> | <del>)</del> ) |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------------|----------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit               | Attr           | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 7:6               | RW             | 0x0         | NLDO2_DVS_CTR_SEL NLDO2_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                      |
| 5:4               | RW             | 0x0         | NLDO2_VSEL_CTR_SEL NLDO2_VSEL_CTR_SEL: NLDO2 output voltage (NLDO2_ON_VSEL or NLDO2_SLP_VSEL) and NLDO2 enable (NLDO2_EN or NLDO2_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels NLDO2_ON_VSEL are cut to NLDO2_SLP_VSEL(NLDO2_ON_VSEL and NLDO2_SLP_VSEL must be the same) ,the same goes for NLDO2_EN are cut to NLDO2_SLP_EN |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:2 | RW   | 0×0         | NLDO1_DVS_CTR_SEL NLDO1_DVS_CTR_SEL: Power is controlled by the PWRCRTL(1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                       |
| 1:0 | RW   | 0×0         | NLDO1_VSEL_CTR_SEL NLDO1_VSEL_CTR_SEL: NLDO1 output voltage (NLDO1_ON_VSEL or NLDO1_SLP_VSEL) and NLDO1 enable (NLDO1_EN or NLDO1_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels NLDO1_ON_VSEL are cut to NLDO1_SLP_VSEL(NLDO1_ON_VSEL and NLDO1_SLP_VSEL must be the same) ,the same goes for NLDO1_EN are cut to NLDO1 SLP EN |

DVS\_CTRL\_SEL0 Address: (0x6a)

| Ē  |     |      | 2           |                                                                                                                                                                                                                                             |
|----|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LE | Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                 |
|    | 3:t | Attr | 0x0         | NLDO4_DVS_CTR_SEL NLDO4_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" |
|    |     |      |             | 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                 |

| Bit | Attr    | Reset Value | Description                                 |
|-----|---------|-------------|---------------------------------------------|
|     |         |             | NLDO4_VSEL_CTR_SEL                          |
|     |         |             | NLDO4_VSEL_CTR_SEL: NLDO4 output            |
|     |         |             | voltage (NLDO4_ON_VSEL or                   |
|     |         |             | NLDO4 SLP VSEL) and NLDO4 enable            |
|     |         |             | (NLDO4_EN or NLDO4_SLP_EN) control          |
|     |         |             | selection                                   |
|     |         |             | 00: Not controlled by PWRCRTLn              |
|     |         |             | 01: Controlled by PWRCRTL1 signal           |
| 5:4 | RW      | 0x0         | 10: Controlled by PWRCRTL2 signal           |
| 3.4 | I X V V | OXO         | 11: Controlled by PWRCRTL3 signal           |
|     |         |             | NOTE: Regardless of which pin the selection |
|     |         |             | is controlled by, once PWRCRTLn triggered,  |
|     |         |             | the selected channels NLDO4_ON_VSEL are     |
|     |         |             |                                             |
|     |         |             | cut to NLDO4_SLP_VSEL(NLDO4_ON_VSEL         |
|     |         |             | and NLDO4_SLP_VSEL must be the              |
|     |         |             | same) ,the same goes for NLDO4_EN are       |
|     |         |             | cut to NLDO4_SLP_EN                         |
|     |         |             | NLDO3_DVS_CTR_SEL                           |
|     |         |             | NLDO3_DVS_CTR_SEL: Power is controlled      |
|     |         |             | by the PWRCRTL (1~3) pin                    |
|     |         |             | 00: no effect: write register to adjust the |
|     |         |             | voltage                                     |
|     |         |             | 01: controlled by DVS_START1:write register |
| 3:2 | RW      | 0x0         | cannot to adjust the voltage, except        |
| 3.2 |         | OXO         | DVS_START1 write "1"                        |
|     |         |             | 10: controlled by DVS_START2:write register |
|     |         |             | cannot to adjust the voltage, except        |
|     |         |             | DVS_START2 write "1"                        |
|     |         |             | 11: controlled by DVS_START3:write register |
|     |         |             | cannot to adjust the voltage, except        |
|     |         |             | DVS_START3 write "1"                        |
|     |         |             | NLDO3_VSEL_CTR_SEL                          |
|     |         |             | NLDO3_VSEL_CTR_SEL: NLDO3 output            |
|     |         | 110         | voltage (NLDO3_ON_VSEL or                   |
|     |         |             | NLDO3_SLP_VSEL) and NLDO3 enable            |
|     |         |             | (NLDO3_EN or NLDO3_SLP_EN) control          |
|     |         |             | selection                                   |
| 4   |         |             | 00: Not controlled by PWRCRTLn              |
|     |         |             | 01: Controlled by PWRCRTL1 signal           |
| 1:0 | RW      | 0x0         | 10: Controlled by PWRCRTL2 signal           |
|     | <b></b> |             | 11: Controlled by PWRCRTL3 signal           |
|     |         |             | NOTE: Regardless of which pin the selection |
|     |         |             | is controlled by, once PWRCRTLn triggered,  |
|     |         |             | the selected channels NLDO3_ON_VSEL are     |
|     |         |             | cut to NLDO3_SLP_VSEL(NLDO3_ON_VSEL         |
|     |         |             | and NLDO3_SLP_VSEL must be the              |
|     |         |             | same) ,the same goes for NLDO3_EN are       |
|     |         |             | cut to NLDO3 SLP EN                         |
|     | I .     |             | 040 00 110000_001 _011                      |

DVS\_CTRL\_SEL1 Address: (0x6b)

| Bit | Attr | Reset Value | Description          |
|-----|------|-------------|----------------------|
| 7:4 | RW   | 0x0         | RESV<br>RESV:Reserve |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:2 | RW   | 0×0         | NLDO5_DVS_CTR_SEL NLDO5_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                      |
| 1:0 | RW   | 0×0         | NLDO5_VSEL_CTR_SEL NLDO5_VSEL_CTR_SEL: NLDO5 output voltage (NLDO5_ON_VSEL or NLDO5_SLP_VSEL) and NLDO5 enable (NLDO5_EN or NLDO5_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels NLDO5_ON_VSEL are cut to NLDO5_SLP_VSEL(NLDO5_ON_VSEL and NLDO5_SLP_VSEL must be the same) ,the same goes for NLDO5_EN are cut to NLDO5_SLP_EN |

DVS\_CTRL\_SEL2 Address: (0x6c)

| Bit Attr Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 RW 0x0           | PLDO2_DVS_CTR_SEL PLDO2_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit     | Attr | Reset Value      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------|------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit 5:4 | Attr | Reset Value  0x0 | MODE1_VSEL_CTR_SEL MODE1_VSEL_CTR_SEL: PLDO2 output voltage(PLDO2_ON_VSEL or PLDO2_SLP_VSEL) and PLDO1 enable (PLDO1 _EN or PLDO1_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels PLDO2_ON_VSEL are cut to PLDO2_SLP_VSEL(PLDO2_ON_VSEL and PLDO2_SLP_VSEL must be the same) ,the same goes for PLDO1_EN are cut                                        |
| 3:2     | RW   | 0×0              | PLDO1_SLP_EN  PLDO1_DVS_CTR_SEL  PLDO1_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin  00: no effect: write register to adjust the voltage  01: controlled by DVS_START1: write register cannot to adjust the voltage, except DVS_START1 write "1"  10: controlled by DVS_START2: write register cannot to adjust the voltage, except DVS_START2 write "1"  11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"  11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |
| 1:0     | RW   | 0×0              | MODEO_VSEL_CTR_SEL MODEO_VSEL_CTR_SEL: PLDO1 output voltage(PLDO1_ON_VSEL or PLDO1_SLP_VSEL) and PLDO6 enable (PLDO6 _EN or PLDO6_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels PLDO1_ON_VSEL are cut to PLDO1_SLP_VSEL(PLDO1_ON_VSEL and PLDO1_SLP_VSEL must be the same) ,the same goes for PLDO6_EN are cut to PLDO6_SLP_EN                        |

DVS\_CTRL\_SEL3 Address: (0x6d)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 | RW   | 0×0         | PLDO4_DVS_CTR_SEL PLDO4_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1: write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2: write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1"                                                                                                     |
| 5:4 | RW   | 0×0         | MODE3_VSEL_CTR_SEL MODE3_VSEL_CTR_SEL: PLDO4 output voltage(PLDO4_ON_VSEL or PLDO4_SLP_VSEL) and PLDO1 enable (PLDO3 _EN or PLDO3_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels PLDO4_ON_VSEL are cut to PLDO4_SLP_VSEL(PLDO4_ON_VSEL and PLDO4_SLP_VSEL must be the same) ,the same goes for PLDO3_EN are cut to PLDO3_SLP_EN  |
| 3:2 | RW   | 0×0         | PLDO3_DVS_CTR_SEL PLDO3_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1:0 | RW   | 0×0         | MODE2_VSEL_CTR_SEL: PLDO3 output voltage(PLDO3_ON_VSEL or PLDO3_SLP_VSEL) and PLDO2 enable (PLDO2 _EN or PLDO2_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels PLDO3_ON_VSEL are cut to PLDO3_SLP_VSEL must be the same) ,the same goes for PLDO2_EN are cut to PLDO2_SLP_EN |

DVS\_CTRL\_SEL4 Address: (0x6e)

| ss: (Ux6e | )    |             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit       | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 7:6       | RW   | 0×0         | PLDO6_DVS_CTR_SEL PLDO6_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" 11: START3 write "1"                                                                                |
| 5:4       | RW   | 0x0         | MODES_VSEL_CTR_SEL MODES_VSEL_CTR_SEL: PLDO6 output voltage(PLDO6_ON_VSEL or PLDO6_SLP_VSEL) and PLDO5 enable (PLDO5_EN or PLDO5_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels PLDO6_ON_VSEL are cut to PLDO6_SLP_VSEL(PLDO6_ON_VSEL and PLDO6_SLP_VSEL must be the same) ,the same goes for PLDO5_EN are cut to PLDO5_SLP_EN |

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:2 | RW   | 0×0         | PLDO5_DVS_CTR_SEL PLDO5_DVS_CTR_SEL: Power is controlled by the PWRCRTL (1~3) pin 00: no effect: write register to adjust the voltage 01: controlled by DVS_START1:write register cannot to adjust the voltage, except DVS_START1 write "1" 10: controlled by DVS_START2:write register cannot to adjust the voltage, except DVS_START2 write "1" 11: controlled by DVS_START3:write register cannot to adjust the voltage, except DVS_START3 write "1" 11: START3 write "1"                                                                                |
| 1:0 | RW   | 0×0         | MODE4_VSEL_CTR_SEL MODE4_VSEL_CTR_SEL: PLDO5 output voltage(PLDO5_ON_VSEL or PLDO5_SLP_VSEL) and PLDO4 enable (PLDO4_EN or PLDO4_SLP_EN) control selection 00: Not controlled by PWRCRTLn 01: Controlled by PWRCRTL1 signal 10: Controlled by PWRCRTL2 signal 11: Controlled by PWRCRTL3 signal NOTE: Regardless of which pin the selection is controlled by, once PWRCRTLn triggered, the selected channels PLDO5_ON_VSEL are cut to PLDO5_SLP_VSEL(PLDO5_ON_VSEL and PLDO5_SLP_VSEL must be the same) ,the same goes for PLDO4_EN are cut to PLDO4_SLP_EN |

DVS\_START\_CTRL Address: (0x70)

| Bit | Attr | Reset Value | Description                                                                                                                                                                                                                                                     |
|-----|------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4 | RW   | 0x0         | RESV<br>RESV:Reserve                                                                                                                                                                                                                                            |
| 3   | RW   | 0×0         | DVS_READ_DATA DVS_READ_DATA: 0: When DVS_START does not write 1, the r ead XX_ON_VSEL register value is the newly written value; 1: When DVS_START does not write 1, the re ad XX_ON_VSEL register value is the code val ue corresponding to the actual voltage |
| 2   | RW   | 0x0         | DVS_START3 DVS_START3: This bit writes 1, then the synchronous DVS v oltage regulator is configured as the power su pply of this group                                                                                                                          |
| 1   | RW   | 0x0         | DVS_START2 DVS_START2: This bit writes 1, then the synchronous DVS v oltage regulator is configured as the power su pply of this group                                                                                                                          |

| Bit | Attr | Reset Value | Description                                    |
|-----|------|-------------|------------------------------------------------|
| 7.4 | RW   | 00          | RESV                                           |
| 7:4 | KVV  | 0x0         | RESV:Reserve                                   |
| 0   |      | / 0x0       | DVS_START1                                     |
|     | RW   |             | DVS_START1:                                    |
|     |      |             | This bit writes 1, then the synchronous DVS v  |
|     |      |             | oltage regulator is configured as the power su |
|     |      |             | pply of this group                             |

PWRCTRL\_GPIO

Address: (0x71)

| Bit | Attr        | Reset Value | Description                                     |
|-----|-------------|-------------|-------------------------------------------------|
| 7   | DW          | 00          | RESV                                            |
| /   | KVV         | 0x0         | RESV:Reserve                                    |
|     |             |             | PWRCTRL3_DATA                                   |
| 6   | RW RW RW RW | 0x0         | PWRCTRL3_DATA: if PWRCTRL3 pin is GPIO          |
|     |             |             | function, it's the data bit                     |
|     |             |             | PWRCTRL2 _DATA                                  |
| 5   | RW          | 0x0         | PWRCTRL2 _DATA: if PWRCTRL2 pin is GPIO         |
|     |             |             | function, it's the data bit                     |
|     |             |             | SLP1_DATA                                       |
| 4   | RW          | 0x0         | SLP1_DATA: if PWRCTRL1 pin is GPIO              |
|     |             |             | function, it's the data bit                     |
| 3   | DW          | 0x0         | RESV                                            |
| 3   | KVV         | UXU         | RESV:Reserve                                    |
|     |             |             | PWRCTRL3_DR                                     |
| 2   | RW          | 0x0         | PWRCTRL3_DR: PWRCTRL3 pin used as GPIO 0: input |
|     |             |             | 1: output                                       |
|     |             |             | PWRCTRL2_DR                                     |
| 4   | DW          | 0x0         | PWRCTRL2_DR: PWRCTRL2 pin used as GPIO          |
| 1   | KVV         | UXU         | 0: input                                        |
|     |             |             | 1: output                                       |
|     |             |             | PWRCTRL1_DR                                     |
| 0   | RW          | 0x0         | PWRCTRL1_DR: PWRCTRL1 pin used as GPIO 0: input |
|     |             | 1: output   |                                                 |

SYS\_CFG3

Address: (0x72)

| Bit | Attr | Reset Value | Description                                       |
|-----|------|-------------|---------------------------------------------------|
|     |      |             | RST_FUN                                           |
|     |      |             | RST_FUN:                                          |
|     |      |             | 00: restart PMU                                   |
|     |      |             | 01:                                               |
|     |      |             | Reset all the power off reset registers, forcing  |
| 7:6 | RW   | 0x0         | the state to switch to ACTIVE mode                |
|     |      |             | 1X:                                               |
|     |      |             | Reset all the power off reset registers, forcing  |
|     |      |             | the state to switch to ACTIVE mode, and simul     |
|     |      |             | taneously pull down the RESETB PIN for 5mS        |
|     |      |             | before releasing                                  |
|     |      |             | DEV_RST                                           |
|     |      | 0x0         | DEV_RST: Write 1 will Reset PMIC, the reset       |
| 5   | RW   |             | mode is determined by RST_FUN                     |
|     |      |             | (RST_FUN: two ways to trigger reset mode :        |
| 1   |      |             | 1) DEV_RST write 1; 2) PWRCTRL PIN effect         |
|     |      |             | and SLP_FUN=011; 3)RESETB low                     |
| 4:2 | RW   | 2W 0x0      | RESV                                              |
|     |      |             | RESV:Reserve                                      |
|     |      |             | SLAVE_RESTART_FUN                                 |
|     |      |             | SLAVE_RESTART_FUN:                                |
| 1   | RW   | 0x0         | 1:When the slave chip goes through a shutdo       |
|     |      |             | wn process, it will automatically trigger a resta |
|     |      |             | rt (the intermediate delay is 500ms)              |
|     |      |             | 0:no effect。                                      |
|     |      | •           | DEV_OFF                                           |
|     | DW   | 0×0         | DEV_OFF: Write 1 will start an ACTIVE to OFF      |
| 0   | RW   |             | or SLEEP to OFF device state transition           |
|     |      |             | (switch-off event). This bit is cleared in OFF    |
|     |      |             | state.                                            |

WDT\_REG Address: (0x73)

| Bit | Attr | Reset Value                        | Description                                                                                                                         |
|-----|------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7:5 | RW   | 0×0<br>0×0<br>0×0                  | RESV                                                                                                                                |
| 7.5 | KVV  |                                    | RESV:Reserve                                                                                                                        |
| 4   | DW   | 0.40                               | WDT_ACT                                                                                                                             |
| 4   | RW   | UXU                                | WDT_ACT: 0:only send interrupt; 1: restart                                                                                          |
|     |      |                                    | WDT_EN                                                                                                                              |
| 3   | RW   | 0x0                                | WDT_EN: watchdog enable                                                                                                             |
|     |      |                                    | 0:disable 1; enable                                                                                                                 |
|     |      |                                    | WDT_SET                                                                                                                             |
|     |      |                                    | WDT_SET: the time of watchdog set:                                                                                                  |
|     |      | 000: 50ms; 001: 100ms; 010: 500ms; |                                                                                                                                     |
| 2:0 | RW   | W 0x0                              | 011: resve: 100: 2S; 101: 10s; 110:                                                                                                 |
|     |      |                                    | 1min; 111: 10min;                                                                                                                   |
|     |      |                                    | Four gears in the back( $100\sim111$ ) should to clear the interruption of WDT after set time , otherwise the time will advance 1S. |

# **ON\_SOURCE** Address: (0x74)

| Bit | Attr | Reset Value | Description                             |
|-----|------|-------------|-----------------------------------------|
| 7   | RO   | 0×0         | ON_PWRON                                |
| /   | RU   | UXU         | ON_PWRON: PRESS PWRON to turn on PMU    |
| 6   | RO   | 0×0         | ON_VDC                                  |
| 0   | KO   | 0.00        | ON_VDC: DVC set high to turn on PMU     |
|     |      |             | ON_ABNORMAL                             |
| 5   | RO   | 0x0         | ON_ABNORMAL: ABNORMAL to restart the    |
|     |      |             | PMU                                     |
|     |      |             | RESTART_RESETB                          |
| 4   | RO   | 0x0         | RESTART_RESETB: PULL LOW the            |
|     |      |             | NRESPWRON PIN to restart the PMU        |
|     |      |             | RESTART_PWRON_LP                        |
| 3   | RO   | 0x0         | RESTART_PWRON_LP: Long press PWRON to   |
|     |      |             | restart the PMU                         |
|     |      |             | RESTART_ PWRCTRL                        |
| 2   | RO   | 0x0         | RESTART_ PWRCTRL: PWRCTRL PIN ACTIVE to |
|     |      |             | restart the PMU                         |
|     |      |             | RESTART_DEV_RST                         |
| 1   | RO   | 0x0         | RESTART_DEV_RST: DEV_RST Set 1 and      |
|     |      |             | ST_FUN=00 to restart the PMU            |
|     |      |             | RESTART_WDT                             |
| 0   | RO   | 0x0         | RESTART_WDT: watchdog overflowed to     |
|     |      |             | restart the PMU                         |

# **OFF\_SOURCE** Address: (0x75)

| Bit | Attr | Reset Value | Description                                |
|-----|------|-------------|--------------------------------------------|
|     |      |             | OFF_ PWRCTRL                               |
| 7   | RW   | 0x0         | OFF_ PWRCTRL: PWRCTRL PIN ACTIVE to turn   |
|     |      |             | off PMU                                    |
| 6   | RW   | 0×0         | VB_SYS_OV                                  |
| O   | KVV  | UXU         | VB_SYS_OV: SYS OV to turn off PMU          |
| 5   | RW   | 0×0         | OFF_TSD                                    |
| 3   | KVV  | UXU         | OFF_TSD:TSD to turn off PMU                |
| 4   | RW   | 0×0         | OFF_SYNC                                   |
| 4   | KVV  |             | OFF_SYNC: SYNC low level to turn off PMU   |
|     |      |             | OFF_DEV_OFF                                |
| 3   | RW   | 0x0         | OFF_DEV_OFF: I2C write DEV_OFF to turn off |
|     |      |             | PMU                                        |
|     |      |             | OFF_PWRON_LP                               |
| 2   | RW   | 0x0         | OFF_PWRON_LP: long press PWRON to turn     |
|     |      |             | off PMU                                    |
| 1   | RW   | 0×0         | OFF_ABNORMAL                               |
| 1   | KVV  | UXU         | OFF_ABNORMAL: ABNORMAL turn off            |
|     |      |             | OFF_VB_LO                                  |
| 0   | RW   | 0x0         | OFF_VB_LO: SYS Low (if VB_LO_ACT=0)to      |
|     |      |             | turn off PMU                               |

**PWRON\_KEY**Address: (0x76)

| Bit | Attr   | Reset Value | Description                                        |
|-----|--------|-------------|----------------------------------------------------|
| 7   | RW     | 0x0         | PWRON_ON_TIME                                      |
| /   | KVV    | UXU         | PWRON_ON_TIME: 0: 500mS; 1:20mS                    |
|     |        | <b>*</b>    | PWRON_LP_ACT                                       |
|     |        |             | PWRON_LP_ACT: PWRON long press act                 |
| 6   | RW     | 0x0         | 0: turn off (But if USB effective, then it will be |
|     |        |             | start again)                                       |
|     |        |             | 1: turn off and then restart                       |
|     |        | 0x0         | PWRON_LP_OFF_TIME                                  |
| 5:4 | RW     |             | PWRON_LP_OFF_TIME: PWRON long press                |
| 5.4 | KVV    |             | time:                                              |
|     |        |             | 00: 6s, 01: 8s, 10: 10s, 11: 12s                   |
|     | 4      | 0×0         | PWRON_LP_TM_SEL<1:0>                               |
| 3:2 | DW     |             | PWRON_LP_TM_SEL<1:0>: PWRON long press             |
| 3.2 | IX V V |             | interrupt time selection:                          |
|     |        |             | 00: 0.5S 01:1S 10:1.5S 11:2S                       |
|     |        | 0×0         | PWRON_DB_SEL<1:0>                                  |
| 1:0 | RW     |             | PWRON_DB_SEL<1:0>: PWRON interrupt                 |
| 1.0 | IK VV  |             | rebound time selection:                            |
|     |        |             | 00: 32uS 01:10mS 10:20mS 11:40mS                   |

# INT\_STS0

Address: (0x77)

| Bit | Attr | Reset Value | Description                                 |
|-----|------|-------------|---------------------------------------------|
|     |      |             | VB_LO_INT                                   |
| 7   | RW   | 0x0         | VB_LO_INT: VCC1 under voltage alarm event   |
|     |      |             | interrupt status.                           |
| 6   | RW   | 0×0         | VDC_FALL_INT                                |
| O   | KVV  | UXU         | VDC_FALL_INT: VDC falling event interrupt   |
| 5   | RW   | 0×0         | VDC_RISE_INT                                |
| 3   | KVV  | UXU         | VDC_RISE_INT: VDC rising event interrupt    |
| 4   | RW   | 0x0         | HOTDIE_INT                                  |
| 4   | KVV  |             | HOTDIE_INT: Hot die event interrupt status. |
|     |      |             | PWRON_LP_INT                                |
| 3   | RW   | 0x0         | PWRON_LP_INT: PWRON PIN long press event    |
|     |      |             | interrupt status.                           |
| 2   | RW   | 0x0         | PWRON_INT                                   |
| ۷   | KVV  | UXU         | PWRON_INT: PWRON event interrupt status.    |
|     |      |             | PWRON_RISE_INT                              |
| 1   | RW   | 0x0         | PWRON_RISE_INT: PWRON rising event          |
|     |      |             | interrupt                                   |
|     |      |             | PWRON_FALL_INT                              |
| 0   | RW   | 0x0         | PWRON_FALL_INT: PWRON falling event         |
|     |      |             | interrupt                                   |

INT\_MSK0 Address: (0x78)

| Bit | Attr | Reset Value | Description                                |
|-----|------|-------------|--------------------------------------------|
|     |      |             | VB_LO_IM                                   |
| 7   | RW   | 0x0         | VB_LO_IM: 0:Do not mask interrupt 1: mask  |
|     |      |             | VCC1 under voltage alarm event interrupt   |
|     |      |             | VDC_FALL_INT_IM                            |
| 6   | RW   | 0x0         | VDC_FALL_INT_IM: 0:Do not mask interrupt   |
|     |      |             | 1: mask VDC falling event interrupt        |
|     |      |             | VDC_RISE_IM                                |
| 5   | RW   | 0x0         | VDC_RISE_IM: 0:Do not mask interrupt 1:    |
|     |      |             | mask VDC rising event interrupt            |
|     |      |             | HOTDIE_IM                                  |
| 4   | RW   | 0x0         | HOTDIE_IM: 0:Do not mask interrupt 1: mask |
|     |      |             | Hot die event interrupt                    |
|     |      |             | PWRON_LP_IM                                |
| 3   | RW   | 0x0         | PWRON_LP_IM: 0:Do not mask interrupt 1:    |
|     |      |             | mask PWRON PIN long press event interrupt  |
|     |      |             | PWRON_IM                                   |
| 2   | RW   | 0x0         | PWRON_IM: 0:Do not mask interrupt 1: mask  |
|     |      |             | PWRON event interrupt                      |
|     |      |             | PWRON_RISE_INT_IM                          |
| 1   | RW   | 0×0         | PWRON_RISE_INT_IM: 0:Do not mask           |
| 1   | KVV  | 0.00        | interrupt 1: mask PWRON rising event       |
|     |      |             | interrupt                                  |
|     |      |             | PWRON_FALL_INT_IM                          |
| 0   | RW   | 0x0         | PWRON_FALL_INT_IM: 0:Do not mask           |
|     |      |             | interrupt 1: mask PWRON falling event      |
|     |      |             | interrupt                                  |

INT\_STS1 Address: (0x79)

| Bit | Attr | Reset Value | Description                               |
|-----|------|-------------|-------------------------------------------|
| 7   | DW   | 00          | WDT_INT                                   |
| 7   | RW   | 0x0         | WDT_INT: watch dog effect event interrupt |
|     |      |             | PWRCTRL1_GPIO_INT                         |
| 6   | RW   | 0x0         | PWRCTRL1_GPIO_INT: PWRCTRL1 pin used as   |
|     |      |             | GPIO event interrupt                      |
|     |      |             | PWRCTRL2_GPIO_INT                         |
| 5   | RW   | 0x0         | PWRCTRL2_GPIO_INT: PWRCTRL2 pin used as   |
|     |      |             | GPIO event interrupt                      |
|     |      |             | PWRCTRL3_GPIO_INT                         |
| 4   | RW   | 0x0         | PWRCTRL3_GPIO_INT: PWRCTRL3 pin used as   |
|     |      |             | GPIO event interrupt                      |
|     |      |             | CRC_ERROR_INT                             |
| 3   | RW   | 0x0         | CRC_ERROR_INT: CRC proofread error event  |
|     |      |             | interrupt                                 |
| 2:0 | RW   | 0x0         | RESV                                      |
| 2.0 | IXVV |             | RESV:Reserve                              |

### INT\_MSAK1

Address: (0x7a)

| Bit | Attr  | Reset Value | Description                                 |
|-----|-------|-------------|---------------------------------------------|
|     |       |             | WDT_INT_ IM                                 |
| 7   | RW    | 0x0         | WDT_INT_ IM: 0:Do not mask interrupt 1:     |
|     |       |             | mask watch dog effect event interrupt       |
|     |       |             | PWRCTRL1_GPIO_ IM                           |
| 6   | RW    | 0×0         | PWRCTRL1_GPIO_ IM: 0:Do not mask            |
| o . | KVV   | 0.00        | interrupt 1: mask PWRCTRL1 pin used as GPIO |
|     |       |             | effect event interrupt                      |
|     |       | 0x0         | PWRCTRL2_GPIO_ IM                           |
| 5   | RW    |             | PWRCTRL2_GPIO_ IM: 0:Do not mask            |
| 3   | KVV   |             | interrupt 1: mask PWRCTRL2 pin used as GPIO |
|     |       |             | effect event interrupt                      |
|     |       | 0x0         | PWRCTRL3_GPIO_ IM                           |
| 4   | RW    |             | PWRCTRL3_GPIO_ IM: 0:Do not mask            |
| _   | IXVV  |             | interrupt 1: mask PWRCTRL3 pin used as GPIO |
|     |       |             | effect event interrupt                      |
|     |       | W 0×0       | CRC_ERROR_ IM                               |
| 3   | RW    |             | CRC_ERROR_IM: 0:Do not mask interrupt 1:    |
|     |       |             | mask CRC proofread error event interrupt    |
| 2:0 | RW    | 0x0         | RESV                                        |
| 2.0 | IK VV |             | RESV:Reserve                                |

### GPIO\_INT\_CONFIG

Address: (0x7b)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
| 7:2 | RW   | 0.40               | RESV                                   |
| 7:2 | KVV  | 0x0                | RESV:Reserve                           |
|     |      |                    | INT_POL                                |
| 1   | RW   | 0x0                | INT_POL: INT pin polarity              |
| 1   | KVV  | UXU                | 0: active low                          |
|     |      |                    | 1: active high                         |
|     |      |                    | INT_FC_EN                              |
|     |      | 0x0                | INT_FC_EN: interrupt watchdog function |
| 0   | RW   |                    | enable                                 |
|     |      |                    | 0:disable                              |
|     |      |                    | 1:enable                               |

### DATA\_REG0

Address: (0x7c)

| Bit | Attr | <b>Reset Value</b> | Description           |
|-----|------|--------------------|-----------------------|
| 7:0 | RW   | 0x0                | DATA_REG0             |
| 7.0 | KVV  | UXU                | DATA_REG0:Data buffer |

### DATA\_REG1

Address: (0x7d)

| Bit | Attr  | Reset Value | Description           |
|-----|-------|-------------|-----------------------|
| 7:0 | RW    | 0x0         | DATA_REG1             |
| 7.0 | IK VV | UXU         | DATA_REG1:Data buffer |

#### DATA REG2

Address: (0x7e)

| Bit | Attr | Reset Value | Description           |
|-----|------|-------------|-----------------------|
| 7.0 | DW   | 0.40        | DATA_REG2             |
| 7:0 | RW   | 0×0         | DATA_REG2:Data buffer |

#### DATA\_REG3

Address: (0x7f)

| Bit | Attr | <b>Reset Value</b> | Description           |   |
|-----|------|--------------------|-----------------------|---|
| 7.0 | DW   | 0.40               | DATA_REG3             | X |
| 7:0 | RW   | 0x0                | DATA_REG3:Data buffer |   |

#### DATA\_REG4

Address: (0x80)

| Bit | Attr | <b>Reset Value</b> | Description           |
|-----|------|--------------------|-----------------------|
| 7:0 | RW   | 10x0               | DATA_REG4             |
| 7:0 |      |                    | DATA_REG4:Data buffer |

#### DATA\_REG5

Address: (0x81)

| _ | <b>3.</b> ( <b>3</b> /1 <b>3</b> - | • /  |                    |                       |
|---|------------------------------------|------|--------------------|-----------------------|
|   | Bit                                | Attr | <b>Reset Value</b> | Description           |
|   | 7:0                                | RW   | 0x0                | DATA_REG5             |
|   | 7.0                                | LVV  | 0.00               | DATA_REG5:Data buffer |

### DATA\_REG6

Address: (0x82)

| Bit | Attr | <b>Reset Value</b>    | Description |
|-----|------|-----------------------|-------------|
| 7.0 | 0x0  | 00                    | DATA_REG6   |
| 7:0 |      | DATA_REG6:Data buffer |             |

# DATA\_REG7

Address: (0x83)

| Bit | Attr | Reset Value | Description           |
|-----|------|-------------|-----------------------|
| 7:0 | RW   | 0x0         | DATA_REG7             |
| 7:0 |      |             | DATA_REG7:Data buffer |

### DATA\_REG8

Address: (0x84)

| Bit | Attr | <b>Reset Value</b> | Description           |
|-----|------|--------------------|-----------------------|
| 7.0 | RW 0 | 10x0               | DATA_REG8             |
| 7:0 |      |                    | DATA_REG8:Data buffer |

#### DATA\_REG9

Address: (0x85)

| Bit | Attr | <b>Reset Value</b> | Description           |
|-----|------|--------------------|-----------------------|
| 7.0 | RW   | 0x0                | DATA_REG9             |
| 7:0 |      |                    | DATA_REG9:Data buffer |

# DATA\_REG10

Address: (0x86)

| Bit    | Attr | Reset Value | Description            |
|--------|------|-------------|------------------------|
| 7:0 RW | DW   | 10x0        | DATA_REG10             |
|        | KVV  |             | DATA_REG10:Data buffer |

#### DATA\_REG11

Address: (0x87)

| Bit | Attr | Reset Value | Description            |
|-----|------|-------------|------------------------|
| 7:0 | RW   | RW 10x0 1   | DATA_REG11             |
|     |      |             | DATA_REG11:Data buffer |

#### DATA\_REG12

Address: (0x88)

| Bit | Attr | Reset Value  | Description            |
|-----|------|--------------|------------------------|
| 7:0 | RW   | $0 \times 0$ | DATA_REG12             |
|     |      |              | DATA_REG12:Data buffer |

### DATA\_REG13

Address: (0x89)

| Bit | Attr | Reset Value | Description            |
|-----|------|-------------|------------------------|
| 7.0 | RW   | 10x0        | DATA_REG13             |
| 7:0 |      |             | DATA_REG13:Data buffer |

#### DATA\_REG14

Address: (0x8a)

| Bit   | Attr | Reset Value | Description            |
|-------|------|-------------|------------------------|
| 7.0   | DW   | 0.40        | DATA_REG14             |
| 7:0 F | RW   | 0x0         | DATA_REG14:Data buffer |

#### DATA\_REG15

Address: (0x8b)

| <u> </u> | <del></del> | /    |                        |             |
|----------|-------------|------|------------------------|-------------|
| E        | 3it         | Attr | <b>Reset Value</b>     | Description |
| 7.0      | )           | RW   | 0.40                   | DATA_REG15  |
| 7:0      | RW 0x0      | UXU  | DATA_REG15:Data buffer |             |

#### BUCK\_SEQ\_REG0

Address: (0XB2)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
| 7.6 |      |             | RESV                                   |
| 7:6 |      |             | RESV:Reserve                           |
|     |      |             | BUCK1_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | BUCK1_SEQ<5:0>:BUCK1 turn off sequence |
|     |      |             | 1MS for 1 step                         |

#### BUCK\_SEQ\_REG1

Address: (0XB3)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
| 7:6 |      |             | RESV                                   |
|     |      |             | RESV:Reserve                           |
|     |      |             | BUCK2_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | BUCK2_SEQ<5:0>:BUCK2 turn off sequence |
|     |      |             | 1MS for 1 step                         |

BUCK\_SEQ\_REG2 Address: (0XB4)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
| 7.6 |      |             | RESV                                   |
| 7:6 |      |             | RESV:Reserve                           |
|     |      |             | BUCK3_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | BUCK3_SEQ<5:0>:BUCK3 turn off sequence |
|     |      |             | 1MS for 1 step                         |

BUCK\_SEQ\_REG3
Address: (0XB5)

|     | /    |             |                                        |
|-----|------|-------------|----------------------------------------|
| Bit | Attr | Reset Value | Description                            |
|     |      |             | PLDO6_SEQ<5:4>                         |
| 7:6 | RW   | 0x0         | PLDO6_SEQ<5:4>:PLDO6 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | BUCK4_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | BUCK4_SEQ<5:0>:BUCK4 turn off sequence |
|     |      |             | 1MS for 1 step                         |

BUCK\_SEQ\_REG4
Address: (0XB6)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO6_SEQ<3:2>                         |
| 7:6 | RW   | 0x0         | PLDO6_SEQ<3:2>:PLDO6 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | BUCK5_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | BUCK5_SEQ<5:0>:BUCK5 turn off sequence |
|     |      |             | 1MS for 1 step                         |

BUCK\_SEQ\_REG5 Address: (0XB7)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO6_SEQ<1:0>                         |
| 7:6 | RW   | 0x0         | PLDO6_SEQ<1:0>:PLDO6 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | BUCK6_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | BUCK6_SEQ<5:0>:BUCK6 turn off sequence |
|     |      |             | 1MS for 1 step                         |

### BUCK\_SEQ\_REG6

Address: (0XB8)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO1_SEQ<5:4>                         |
| 7:6 | RW   | 0x0         | PLDO1_SEQ<5:4>:PLDO1 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | BUCK7_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | BUCK7_SEQ<5:0>:BUCK7 turn off sequence |
|     |      |             | 1MS for 1 step                         |

BUCK\_SEQ\_REG7 Address: (0XB9)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO1_SEQ<3:2>                         |
| 7:6 | RW   | 0x0         | PLDO1_SEQ<3:2>:PLDO1 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | BUCK8_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | BUCK8_SEQ<5:0>:BUCK8 turn off sequence |
|     |      |             | 1MS for 1 step                         |

BUCK\_SEQ\_REG8
Address: (0XBA)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
|     |      |                    | PLDO1_SEQ<1:0>                         |
| 7:6 | RW   | 0x0                | PLDO1_SEQ<1:0>:PLDO1 turn off sequence |
|     |      |                    | 1MS for 1 step                         |
|     |      |                    | BUCK9_SEQ<5:0>                         |
| 5:0 | RW   | 0x0                | BUCK9_SEQ<5:0>:BUCK9 turn off sequence |
|     |      |                    | 1MS for 1 step                         |

BUCK\_SEQ\_REG9 Address: (0XBB)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO2_SEQ<5:4>                         |
| 7:6 | RW   | 0x0         | PLDO2_SEQ<5:4>:PLDO2 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | BUCK10_SEQ<5:0>                        |
| E.O | RW   | 0x0         | BUCK10_SEQ<5:0>:BUCK10 turn off        |
| 5:0 | KVV  | UXU         | sequence                               |
|     |      |             | 1MS for 1 step                         |

BUCK\_SEQ\_REG10 Address: (0XBC)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO2_SEQ<3:2>                         |
| 7:6 | RW   | 0x0         | PLDO2_SEQ<3:2>:PLDO2 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | NLDO1_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | NLDO1_SEQ<5:0>:NLDO1 turn off sequence |
|     |      |             | 1MS for 1 step                         |

BUCK\_SEQ\_REG11

Address: (0XBD)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
|     |      |                    | PLDO2_SEQ<1:0>                         |
| 7:6 | RW   | 0x0                | PLDO2_SEQ<1:0>:PLDO2 turn off sequence |
|     |      |                    | 1MS for 1 step                         |
|     |      |                    | NLDO2_SEQ<5:0>                         |
| 5:0 | RW   | 0x0                | NLDO2_SEQ<5:0>:NLDO2 turn off sequence |
|     |      |                    | 1MS for 1 step                         |

BUCK\_SEQ\_REG12

Address: (0XBE)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | PLDO3_SEQ<5:4>                         |
| 7:6 | RW   | 0x0         | PLDO3_SEQ<5:4>:PLDO3 turn off sequence |
|     |      |             | 1MS for 1 step                         |
|     |      |             | NLDO3_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | NLDO3_SEQ<5:0>:NLDO3 turn off sequence |
|     |      |             | 1MS for 1 step                         |

BUCK\_SEQ\_REG13

Address: (0XBF)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
|     |      |                    | PLDO3_SEQ<3:2>                         |
| 7:6 | RW   | 0x0                | PLDO3_SEQ<3:2>:PLDO3 turn off sequence |
|     |      |                    | 1MS for 1 step                         |
|     |      |                    | NLDO4_SEQ<5:0>                         |
| 5:0 | RW   | 0x0                | NLDO4_SEQ<5:0>:NLDO4 turn off sequence |
|     |      |                    | 1MS for 1 step                         |

BUCK\_SEQ\_REG14

Address: (0XC0)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
|     |      |                    | PLDO3_SEQ<1:0>                         |
| 7:6 | RW   | 0x0                | PLDO3_SEQ<1:0>:PLDO3 turn off sequence |
|     |      |                    | 1MS for 1 step                         |
|     |      |                    | NLDO5_SEQ<5:0>                         |
| 5:0 | RW   | 0x0                | NLDO5_SEQ<5:0>:NLDO5 turn off sequence |
|     |      |                    | 1MS for 1 step                         |

BUCK\_SEQ\_REG15

Address: (0XC1)

| Bit | Attr | <b>Reset Value</b> | Description                            |
|-----|------|--------------------|----------------------------------------|
| 7:6 | RW   | 10x0               | RESV                                   |
|     |      |                    | RESV:Reserve                           |
| 5:0 | RW   | 0x0                | PLDO4_SEQ<5:0>                         |
|     |      |                    | PLDO4_SEQ<5:0>:PLDO4 turn off sequence |
|     |      |                    | 1MS for 1 step                         |

BUCK\_SEQ\_REG16

Address: (0XC2)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
| 7:6 | RW   | 0x0         | RESV                                   |
|     |      |             | RESV:Reserve                           |
|     |      |             | PLDO5_SEQ<5:0>                         |
| 5:0 | RW   | 0x0         | PLDO5_SEQ<5:0>:PLDO5 turn off sequence |
|     |      |             | 1MS for 1 step                         |

BUCK\_SEQ\_REG17

Address: (0XC3)

| Bit | Attr | Reset Value | Description                        |
|-----|------|-------------|------------------------------------|
| 7:6 | RW   | 0x0         | RESV                               |
|     |      |             | RESV:Reserve                       |
| 5:0 | RW   | 0x0         | SESET<5:0>                         |
|     |      |             | SESET<5:0>:PLDO4 turn off sequence |
|     |      |             | 1MS for 1 step                     |

BACKUP\_REG7

Address: (0XDC)

| Bit | Attr | Reset Value | Description                           |
|-----|------|-------------|---------------------------------------|
|     |      | , ,         | BUCK10_SET_SST                        |
| 7:6 | RW   | 0x0         | BUCK10_SET_SST:BUCK10 soft start time |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS    |
|     |      |             | BUCK9_SET_SST                         |
| 5:4 | RW   | 0x0         | BUCK9_SET_SST:BUCK9 soft start time   |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS    |
|     |      |             | BUCK8_SET_SST                         |
| 3:2 | RW   | 0x0         | BUCK8_SET_SST:BUCK8 soft start time   |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS    |
|     |      |             | BUCK7_SET_SST                         |
| 1:0 | RW   | 0x0         | BUCK7_SET_SST:BUCK7 soft start time   |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS    |

BACKUP\_REG6

Address: (0XE6)

| Bit | Attr | Reset Value | Description                         |
|-----|------|-------------|-------------------------------------|
|     |      |             | BUCK4_SET_SST                       |
| 7:6 | RW   | 0x0         | BUCK4_SET_SST:BUCK4 soft start time |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS  |
|     |      |             | BUCK3_SET_SST                       |
| 5:4 | RW   | 0x0         | BUCK3_SET_SST:BUCK3 soft start time |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS  |
|     |      |             | BUCK2_SET_SST                       |
| 3:2 | RW   | 0x0         | BUCK2_SET_SST:BUCK2 soft start time |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS  |
|     |      |             | BUCK1_SET_SST                       |
| 1:0 | RW   | 0x0         | BUCK1_SET_SST:BUCK1 soft start time |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS  |

# BACKUP\_REG5

Address: (0XE7)

| Bit | Attr | Reset Value | Description                              |
|-----|------|-------------|------------------------------------------|
|     |      |             | BUCK5_SET_SST                            |
| 7:6 | RW   | 0x0         | BUCK5_SET_SST:BUCK4 soft start time      |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS       |
| 5:4 | RW   | 0x0         | RESV                                     |
| 3.4 | KVV  | UXU         | RESV:Reserve                             |
|     |      |             | VCC14_UVSEL                              |
| 3:2 | RW   | 0x0         | VCC14_UVSEL:VCC14 input threshold select |
|     |      |             | 0:0.6v 1:0.8v 10:1.0v 11:1.2V            |
|     |      |             | VCC13_UVSEL                              |
| 1:0 | RW   | W 0x0       | VCC13_UVSEL:VCC13 input threshold select |
|     |      |             | 0:0.6v 1:0.8v 10:1.0v 11:1.2V            |

# BACKUP\_REG1 Address: (0XE8)

| Bit | Attr | Reset Value | Description                            |
|-----|------|-------------|----------------------------------------|
|     |      |             | BUCK6_SET_SST                          |
| 7   | RW   | 0x0         | BUCK6_SET_SST:BUCK4 soft start time    |
|     |      |             | 00:400uS 01:200uS 10:100uS 11:50uS     |
| 6:5 | RW   | 0×0         | RESV                                   |
| 0.5 | KVV  | UXU         | RESV:Reserve                           |
|     |      |             | VBOVLOCK_DIS                           |
| 4   | RW   | 0×0         | VBOVLOCK_DIS: After PMIC turn on, VBOV |
| 4   | KVV  | UXU         | locked                                 |
|     |      |             | 0:enable 1:disable                     |
|     |      |             | SYSOV_SEL                              |
| 3   | RW   | 0x0         | SYSOV_SEL: VCCx OVP threshold          |
|     |      |             | 0:5.8V 1:5.6V                          |
|     |      |             | SPI_4WIRE                              |
| 2   | RW   | 0x0         | SPI_4WIRE:SPI mode select              |
|     |      |             | 0:3wire; 1:4wire                       |
| 1:0 |      |             | RESV                                   |
|     |      |             | RESV:Reserve                           |

# BACKUP\_REG2 Address: (0XE9)

| Bit | Attr  | Reset Value | Description                                    |
|-----|-------|-------------|------------------------------------------------|
|     |       |             | BUCK_DVS_FPWM_EN                               |
| 7   | RW    | 0.40        | BUCK_DVS_FPWM_EN: when BUCK DVS ,then          |
| 7   | KVV   | 0x0         | turn on FPWM function                          |
|     |       |             | 1:enable 0:disable                             |
|     |       |             | LDO_DVS_RLOAD_EN                               |
| 6   | RW    | 0x0         | LDO_DVS_RLOAD_EN: when LDO DVS ,then           |
|     | IXVV  | OXO         | turn on inter internal discharge resistance    |
|     |       |             | 1:enable 0:disable                             |
|     |       | 0x0         | MISO_PAD_OE                                    |
| 5   | RW    |             | MISO_PAD_OE: Set MISO to output pin            |
|     |       |             | 1:enable 0:disable                             |
|     |       |             | WDT_CLR_mask: MUST write them to "1" if        |
| 4   | RW    | 0x0         | want to change corresponding WDT_CLR bit,      |
|     | IXVV  | OXO         | The WDT_CLR _MASK bits should be clear         |
|     |       |             | when WDT_CLR bits have been written.           |
| 3:1 | RW    | 0x0         | RESV                                           |
| 3.1 | IXVV  |             | RESV:Reserve                                   |
|     |       |             | WDT_CLR: Delayed WDT trigger                   |
|     |       | 0x0         | 1:enable 0:disable                             |
| 0   | RW    |             | Note: The delay time depends on the time set   |
|     | 17.44 |             | by the watchdog. As long as the Bit is written |
|     |       |             | as 1 again within the set time, the watchdog   |
|     |       |             | trigger will be delayed again                  |

### BACKUP\_REG3 Address: (0XEA)

| Bit | Attr | Reset Value | Description                                  |
|-----|------|-------------|----------------------------------------------|
| 7:6 | RW   | 0.40        | RESV                                         |
| 7:0 | KVV  | 0x0         | RESV:Reserve                                 |
|     |      |             | LDO_RATE<2:0>                                |
|     |      |             | LDO_RATE<2:0>:Voltage change rate after      |
|     |      |             | DVS(2M clack)                                |
| 5:3 | RW   | 0×0         | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
| 3.3 | KVV  | UXU         | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      |             | Note: The Voltage change rate 0XX disable    |
|     |      |             | When change the Voltage of LDO.              |
|     |      | 0x0         | BUCK10_RATE<2>                               |
|     |      |             | BUCK10_RATE<2>:Voltage change rate after     |
|     |      |             | DVS(2M clack), 3BIT, BIT<1:0> at the 19      |
| 1   | RW   |             | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |
|     |      |             | BUCK9_RATE<2>                                |
|     |      | 0x0         | BUCK9_RATE<2>: Voltage change rate after     |
|     |      |             | DVS(2M clack), 3BIT, BIT<1:0> at the 18      |
| 0   | RW   |             | Register                                     |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |

BACKUP\_REG4
Address: (0XEB)

| Bit | Attr | Reset Value | Description                                  |  |
|-----|------|-------------|----------------------------------------------|--|
|     |      |             | BUCK8_RATE<2>                                |  |
|     |      |             | BUCK8_RATE<2>:Voltage change rate after      |  |
|     |      |             | DVS(2M clack), 3BIT, BIT<1:0> at the 17      |  |
| 7   | RW   | 0x0         | Register                                     |  |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |  |
|     |      |             | BUCK7_RATE<2>                                |  |
|     |      |             | BUCK7_RATE<2>:Voltage change rate after      |  |
|     |      |             | DVS(2M clack), 3BIT, BIT<1:0> at the 16      |  |
| 6   | RW   | 0x0         | Register                                     |  |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |  |
|     |      |             | BUCK6_RATE<2>                                |  |
|     |      |             | BUCK6_RATE<2>:Voltage change rate after      |  |
|     |      |             | DVS(2M clack), 3BIT, BIT<1:0> at the 15      |  |
| 5   | RW   | 0x0         | Register                                     |  |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |  |
|     |      |             | BUCK5_RATE<2>                                |  |
|     |      |             | BUCK5_RATE<2>:Voltage change rate after      |  |
|     |      |             | DVS(2M clack), 3BIT, BIT<1:0> at the 14      |  |
| 4   | RW   | 0x0         | Register                                     |  |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |  |
|     |      |             | BUCK4_RATE<2>                                |  |
|     |      |             | BUCK4_RATE<2>:Voltage change rate after      |  |
|     |      |             | DVS(2M clack), 3BIT, BIT<1:0> at the 13      |  |
| 3   | RW   | 0x0         | Register                                     |  |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |  |
|     |      |             | BUCK3_RATE<2>                                |  |
|     |      |             | BUCK3_RATE<2>:Voltage change rate after      |  |
|     |      |             | DVS(2M clack), 3BIT, BIT<1:0> at the 12      |  |
| 2   | RW   | 0x0         | Register                                     |  |
|     |      |             | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |
|     |      |             | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |
|     |      |             | 110:1lsb/13clk;111:1lsb/32clk;               |  |

|      |  |     | BUCK2_RATE<2>                                |  |
|------|--|-----|----------------------------------------------|--|
|      |  |     | BUCK2_RATE<2>:Voltage change rate after      |  |
| 1 RW |  |     | DVS(2M clack), 3BIT, BIT<1:0> at the 11      |  |
|      |  | 0x0 | Register                                     |  |
|      |  |     | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |
|      |  |     | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |
|      |  |     | 110:1lsb/13clk;111:1lsb/32clk;               |  |
|      |  |     | BUCK1_RATE<2>                                |  |
|      |  |     | BUCK1_RATE<2>:Voltage change rate after      |  |
|      |  |     | DVS(2M clack), 3BIT, BIT<1:0> at the 10      |  |
| 0 RW |  | 0x0 | Register                                     |  |
|      |  |     | 000: 4lsb/1clk;001: 2lsb/1clk;010:1lsb/1clk; |  |
|      |  |     | 011:1lsb/2clk;100:1lsb/4clk;101: 1lsb/8clk;  |  |
|      |  |     | 110:1lsb/13clk;111:1lsb/32clk;               |  |

# BUCK\_RSERVE\_REG3

Address: (0XFD)

| S: (UXFD) |      | Deset Velue | D. C. C. Maria                  |  |  |
|-----------|------|-------------|---------------------------------|--|--|
| Bit       | Attr | Reset Value | •                               |  |  |
| 7:6       | RW   | 0x0         | RESV                            |  |  |
| 7.0       |      | 0.00        | RESV:Reserve                    |  |  |
|           |      |             | BUCK6_EX_RES_SET                |  |  |
| 5         | RW   | 0×0         | BUCK6_EX_RES_SET:BUCK6 external |  |  |
| J         | KVV  | UXU         | feedback resister enable.       |  |  |
|           |      |             | 0:Disable 1:Enable              |  |  |
|           |      |             | BUCK5_EX_RES_SET                |  |  |
| 4         | DW   | 0.40        | BUCK5_EX_RES_SET:BUCK5 external |  |  |
| 4         | RW   | 0x0         | feedback resister enable.       |  |  |
|           |      |             | 0:Disable 1:Enable              |  |  |
| 3:2       | RW   | 0×0         | RESV                            |  |  |
| 3.2       | KVV  |             | RESV:Reserve                    |  |  |
|           |      |             | BUCK2_EX_RES_SET                |  |  |
| 1         | RW   | 0×0         | BUCK2_EX_RES_SET:BUCK2 external |  |  |
| 1         | KVV  |             | feedback resister enable.       |  |  |
|           |      |             | 0:Disable 1:Enable              |  |  |
|           |      | 0×0         | BUCK1_EX_RES_SET                |  |  |
| 0         | RW   |             | BUCK1_EX_RES_SET:BUCK1 external |  |  |
|           | KVV  |             | feedback resister enable.       |  |  |
|           |      |             | 0:Disable 1:Enable              |  |  |

# BUCK\_RSERVE\_REG4

Address: (0XFE)

| Bit    | Attr         | <b>Reset Value</b> | Description                     |  |
|--------|--------------|--------------------|---------------------------------|--|
| 7:1 RW |              | 0x0                | RESV                            |  |
| 7:1 RW | RESV:Reserve |                    |                                 |  |
| 0 RV   |              | 0x0                | BUCK9_EX_RES_SET                |  |
|        | DW/          |                    | BUCK9_EX_RES_SET:BUCK9 external |  |
|        | KVV          |                    | feedback resister enable.       |  |
|        |              |                    | 0:Disable 1:Enable              |  |

# **Chapter 6 Thermal Management**

#### 6.1 Overview

For reliability and operability concerns, the absolute maximum junction temperature of RK806S has to be below  $125^{\circ}$ C.

Depending on the thermal mechanical design (Smartphone, Tablet, Personal Navigation Device, etc), the system thermal management software and the worst case thermal applications, the junction temperature might be exposed to higher values than those specified above.

Therefore, it is recommended to perform thermal simulations at device level (Smartphone, Tablet, Personal Navigation Device, etc) with the measured power of the worst case UC of the device.

# **6.2 Package Thermal Characteristics**

Table 6-1 provides the thermal resistance characteristics for the package used on this device.

Table 6-1 Thermal Resistance Characteristics

| PACKAGE<br>(QFN7X7-68) | POWER(W) | $	heta_{JA}(^{\circ}\mathbb{C}/W)$ | $	heta_{JB}(^{\circ}C/W)$ | $\theta_{JC}(^{\circ}C/W)$ |
|------------------------|----------|------------------------------------|---------------------------|----------------------------|
| RK806S                 | 2        | 21.99                              | 12                        | 6.58                       |

Note: The testing PCB is based on 4 layers,  $114mm \times 76 mm$ , 1.6mm thickness, Ambient temperature is  $85^{\circ}$ C.

Table 6-2 SnPb Eutectic Process-Classification Temperatures (TC)

| Package<br>Thickness | Volume mms<br><350 | Volume mms<br>≥350 |
|----------------------|--------------------|--------------------|
| <2.5 mm              | 235 ℃              | 220℃               |
| ≥2.5 mm              | 220 ℃              | 220℃               |

Table 6-3 Pb-Free Process-Classification Temperatures (TC)

| Package<br>Thickness | Volume mmcess-<br>C | Volume mmcess-<br>Class | Volume<br>mmcess-Cl |
|----------------------|---------------------|-------------------------|---------------------|
| <1.6 mm              | 260 ℃               | 260 ℃                   | 260℃                |
| 1.6 mm-2.5 mm        | 260℃                | 250 °C                  | 245℃                |
| >2.5 mm              | 250 ℃               | 245 ℃                   | 245℃                |

Note 1:At the discretion of the device manufacturer, but not the board assembler/user, the maximum peak package body temperature (TP) can exceed the values specified in Tables 6-2or 6-3. The use of a higher Tp does not change the classification temperature (Tc).

**RK806S Datasheet** Rev 1.5

Note 2: Package volume excludes external terminals (e.g., balls, bumps, lands, leads) and/or nonintegral heat sinks.

Note 3: The maximum component temperature reached during reflow depends on package thickness and volume. The use of convection reflow processes reduces the thermal gradients between packages. However, thermal gradients due to differences in thermal mass of SMD packages may still exist.

Note 4: Moisture sensitivity levels of components intended for use in a Pb-free assembly process shall be evaluated using the Pb-free classification temperatures and profiles defined in Tables 4.2 and 6-4, whether or not Pb-free.

Note 5: SMD packages classified to a give moisture sensitivity level by using Procedures or Criteria defined within any previous version of J-STD-020, JESD22-A112(rescinded), IPC-SM-786 (rescinded) do not need to be reclassified to the current revision unless a change in classification level or a higher peak classification temperature is desired.

Table 6-4 Classification Reflow Profiles

| Profile Feature                                                                           | Sn-Pb Eutectic<br>Assembly              | Pb-Free Assembly                        |
|-------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------|
| Preheat & Soak Temperature min (T smin ) Temperature max(Tsmax) Time (Tsmin to Tsmax)(ts) | 100°C<br>150°C<br>60-120 seconds        | 150°C<br>200°C<br>60-120 seconds        |
| Average ramp-up rate (Tsmax to Tp)                                                        | 3 °C /second max.                       | 3 ℃ /second max.                        |
| Liquidous temperature (TL)  Time at liquidous (tL)                                        | 183 °C60-150 seconds                    | 217 °C 60-150 seconds                   |
| Peak package body<br>temperature (Tp)*                                                    | See classification temp<br>in Table 6-2 | See classification temp<br>in Table 6-3 |
| Time(tp)* * within 5°C of the specified classification temperature (Tc)                   | 20** seconds                            | 30** seconds                            |
| Average ramp-down rate (Tp to Tsmax)                                                      | 6℃ /second max.                         | 6 °C /second max.                       |
| Time 25 °C to peak temperature                                                            | 6 minutes max.                          | 8 minutes max.                          |

<sup>\*</sup>Tolerance for peak profile temperature (Tp) is defined as a supplier minimum and a user maximum.

Note 1: All temperatures refer to the center of the package, measured on the package body surface that is facing up during assembly reflow(e.g.,ive-bug). If

parts are reflowed in other than the normal ive-bug assembly reflow orientation (i.e.,dead-bug), Tp shall be within  $\pm 2\,\mathrm{C}$  of the live-bug Tp and still meet the Tc requirements, otherwise, the profile shall be adjusted to achieve the latter. To accurately measure actual peak package body temperatures refer to JEP140 for recommended thermocouple use.

<sup>\*\*</sup> Tolerance for time at peak profile temperature (Tp) is defined as a supplier minimum and a user maximum.

Note 2: Reflow profiles in this document are for classification/preconditioning and are not meant to specify board assembly profiles. Actual board assembly

profiles should be developed based on specific process needs and board designs and should not exceed the parameters in Table 6-4.

For example, if Tc is 260  $\,^{\circ}$ Cand time Tp is 30 seconds, this means the following for the supplier and the user.

For a supplier. The peak temperature must be at least 260  $^{\circ}$ C. The time above 255 C must be at least 30 seconds.

Note 3: All components in the test load shall meet the classification profile requirements.

Note 4: SMD packages classified to a given moisture sensitivity level by using Procedures or Criteria defined within any previous version of ,J-STD-020

JESD22-A112 (rescinded), IPC-SM-786(rescinded) do not need to be reclassified to the current revision unless a change in classification level or a higher peak classification temperature is desired.



Figure 5-1 Classification Profile